Data sheet acquired from Harris Semiconductor SCHS181B High Speed CMOS Logic Hex Buffer/Line Driver, Three-State Non-Inverting and Inverting November 1997 - Revised April 2002 #### Features - · Buffered Inputs - . High Current Bus Driver Outputs - Two Independent Three-State Enable Controls - Typical Propagation Delay $t_{PLH}$ , $t_{PHL}$ = 8ns at $V_{CC}$ = 5V, $C_L$ = 15pF, $T_A$ = 25°C - Fanout (Over Temperature Range) - Standard Outputs...... 10 LSTTL Loads - Bus Driver Outputs ...... 15 LSTTL Loads - Wide Operating Temperature Range . . . -55°C to 125°C - Balanced Propagation Delay and Transition Times - Significant Power Reduction Compared to LSTTL Logic ICs - HC Types - 2V to 6V Operation - High Noise Immunity: N<sub>IL</sub> = 30%, N<sub>IH</sub> = 30% of V<sub>CC</sub> at V<sub>CC</sub> = 5V - HCT Types - 4.5V to 5.5V Operation - Direct LSTTL Input Logic Compatibility, V<sub>IL</sub>= 0.8V (Max), V<sub>IH</sub> = 2V (Min) - CMOS Input Compatibility, $I_I \le 1\mu A$ at $V_{OL}$ , $V_{OH}$ # Description The 'HC367, 'HCT367, 'HC368, and CD74HCT368 silicon gate CMOS three-state buffers are general purpose high-speed non-inverting and inverting buffers. They have high drive current outputs which enable high speed operation even when driving large bus capacitances. These circuits possess the low power dissipation of CMOS circuitry, yet have speeds comparable to low power Schottky TTL circuits. Both circuits are capable of driving up to 15 low power Schottky inputs. The 'HC367 and 'HCT367 are non-inverting buffers, whereas the 'HC368 and CD74HCT368 are inverting buffers. These devices have two output enables, one enable (OE1) controls 4 gates and the other (OE2) controls the remaining 2 gates. The 'HCT367 and CD74HCT368 logic families are speed, function and pin compatible with the standard LS logic family. #### Ordering Information | PART NUMBER | TEMP. RANGE<br>(°C) | PACKAGE | |---------------|---------------------|--------------| | CD54HC367F3A | -55 to 125 | 16 Ld CERDIP | | CD74HC367E | -55 to 125 | 16 Ld PDIP | | CD74HC367M | -55 to 125 | 16 Ld SOIC | | CD54HCT367F3A | -55 to 125 | 16 Ld CERDIP | | CD74HCT367E | -55 to 125 | 16 Ld PDIP | | CD74HCT367M | -55 to 125 | 16 Ld SOIC | | CD54HC368F | -55 to 125 | 16 Ld CERDIP | | CD54HC368F3A | -55 to 125 | 16 Ld CERDIP | | CD74HC368M | -55 to 125 | 16 Ld SOIC | | CD74HCT368E | -55 to 125 | 16 Ld PDIP | | CD74HCT368M | -55 to 125 | 16 Ld SOIC | #### NOTES: - 1. When ordering, use the entire part number. Add the suffix 96 to obtain the variant in the tape and reel. - Wafer or die for this part number is available which meets all electrical specifications. Please contact your local TI sales office or customer service for ordering information. #### **Pinouts** CD54HC367, CD54HCT367 CD54HC368 (CERDIP) (CERDIP) CD74HC367, CD74HCT367 CD74HC368, CD74HCT368 (PDIP, SOIC) (PDIP, SOIC) TOP VIEW TOP VIEW **OE1** 1 16 V<sub>CC</sub> **OE1 1** 16 V<sub>CC</sub> 1A 2 15 OE2 15 OE2 14 6A 1Y 3 14 6A 1Y 3 13 6Y 13 6Y 2A 4 2A **2Y** 5 12 5A 2Y 5 12 5A 3A 6 11 5Y 3A 6 11 5Y 10 4A <u>37</u> 10 4A **3Y** 9 4Y 9 4Y GND 8 GND 8 # Functional Diagrams #### **TRUTH TABLE** | INP | UTS | OUTI<br>() | PUTS<br>() | |-----|-----|------------|------------| | ŌĒ | Α | HC/HCT367 | HC/HCT368 | | L | L | L | Н | | L | Н | Н | L | | Н | Х | (Z) | (Z) | NOTE: H = High Voltage Level L = Low Voltage Level X = Don't Care Z = High Impedance (OFF) State # Logic Diagram NOTE: Inverter not included in HC/HCT367. FIGURE 1. LOGIC DIAGRAM FOR THE HC/HCT367 AND HC/HCT368 (OUTPUTS FOR HC/HCT367 ARE COMPLEMENTS OF THOSE SHOWN, i.e., 1Y, 2Y, ETC.) ### **Absolute Maximum Ratings** #### #### **Thermal Information** | Thermal Resistance (Typical, Note 3) | $\theta_{JA}$ (°C/W) | |------------------------------------------|----------------------| | PDIP Package | 90 | | SOIC Package | 160 | | Maximum Junction Temperature | 150 <sup>0</sup> C | | Maximum Storage Temperature Range | 65°C to 150°C | | Maximum Lead Temperature (Soldering 10s) | 300°C | | (SOIC - Lead Tips Only) | | #### **Operating Conditions** | Temperature Range, T <sub>A</sub> 55°C to 125°C | |-----------------------------------------------------------------------------------| | Supply Voltage Range, V <sub>CC</sub> | | HC Types2V to 6V | | HCT Types | | DC Input or Output Voltage, V <sub>I</sub> , V <sub>O</sub> 0V to V <sub>CC</sub> | | Input Rise and Fall Time | | 2V | | 4.5V 500ns (Max) | | 6V | CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTE: 3. $\theta_{\mbox{\scriptsize JA}}$ is measured with the component mounted on an evaluation PC board in free air. #### **DC Electrical Specifications** | | | | ST<br>ITIONS | | 25°C | | | -40°C TO 85°C | | -55°C TO 125°C | | | |--------------------------------|-----------------|---------------------------------------|-----------------------------------------------|---------------------|------|-----|------|---------------|------|----------------|------|-------| | PARAMETER | SYMBOL | V <sub>I</sub> (V) | I <sub>O</sub> (mA) | V <sub>CC</sub> (V) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNITS | | HC TYPES | | | | | | | | | | | | | | High Level Input | V <sub>IH</sub> | - | - | 2 | 1.5 | - | - | 1.5 | - | 1.5 | - | V | | Voltage | | | | 4.5 | 3.15 | - | - | 3.15 | - | 3.15 | - | V | | | | | | 6 | 4.2 | - | - | 4.2 | - | 4.2 | - | V | | Low Level Input | V <sub>IL</sub> | - | - | 2 | - | - | 0.5 | - | 0.5 | - | 0.5 | ٧ | | Voltage | | | | 4.5 | - | - | 1.35 | - | 1.35 | - | 1.35 | ٧ | | | | | | 6 | - | - | 1.8 | - | 1.8 | - | 1.8 | V | | High Level Output | V <sub>OH</sub> | V <sub>IH</sub> or | -0.02 | 2 | 1.9 | - | - | 1.9 | - | 1.9 | - | V | | Voltage<br>CMOS Loads | | V <sub>IL</sub> | -0.02 | 4.5 | 4.4 | - | - | 4.4 | - | 4.4 | - | V | | CIVIOS LOAUS | | | -0.02 | 6 | 5.9 | - | - | 5.9 | - | 5.9 | - | V | | High Level Output | 1 | | -6 | 4.5 | 3.98 | - | - | 3.84 | - | 3.7 | - | V | | Voltage<br>TTL Loads | | | -7.8 | 6 | 5.48 | - | - | 5.34 | - | 5.2 | - | V | | Low Level Output | V <sub>OL</sub> | OL V <sub>IH</sub> or V <sub>IL</sub> | 0.02 | 2 | - | - | 0.1 | - | 0.1 | - | 0.1 | V | | Voltage<br>CMOS Loads | | | 0.02 | 4.5 | - | - | 0.1 | - | 0.1 | - | 0.1 | V | | OWOO Loads | | | 0.02 | 6 | - | - | 0.1 | - | 0.1 | - | 0.1 | V | | Low Level Output | 1 | | 6 | 4.5 | - | - | 0.26 | - | 0.33 | - | 0.4 | V | | Voltage<br>TTL Loads | | | 7.8 | 6 | - | - | 0.26 | - | 0.33 | - | 0.4 | ٧ | | Input Leakage<br>Current | Iį | V <sub>CC</sub> or<br>GND | - | 6 | - | - | ±0.1 | - | ±1 | - | ±1 | μА | | Quiescent Device<br>Current | Icc | V <sub>CC</sub> or<br>GND | 0 | 6 | - | - | 8 | - | 80 | - | 160 | μА | | Three-State Leakage<br>Current | l <sub>OZ</sub> | V <sub>IL</sub> or<br>V <sub>IH</sub> | V <sub>O</sub> =<br>V <sub>CC</sub> or<br>GND | 6 | - | - | ±0.5 | = | ±5.0 | - | ±10 | μА | ### DC Electrical Specifications (Continued) | | | | ST<br>ITIONS | | | 25°C | | -40°C 1 | O 85°C | -55°C T | O 125 <sup>0</sup> C | | |----------------------------------------------------------------------------------|------------------|---------------------------------------|-----------------------------------------------|---------------------|------|------|------|---------|--------|---------|----------------------|-------| | PARAMETER | SYMBOL | V <sub>I</sub> (V) | I <sub>O</sub> (mA) | V <sub>CC</sub> (V) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNITS | | HCT TYPES | | | | | | | | | | | | | | High Level Input<br>Voltage | V <sub>IH</sub> | i | - | 4.5 to<br>5.5 | 2 | - | - | 2 | - | 2 | - | V | | Low Level Input<br>Voltage | V <sub>IL</sub> | - | - | 4.5 to<br>5.5 | - | - | 0.8 | - | 0.8 | - | 0.8 | V | | High Level Output<br>Voltage<br>CMOS Loads | V <sub>ОН</sub> | V <sub>IH</sub> or<br>V <sub>IL</sub> | -0.02 | 4.5 | 4.4 | - | - | 4.4 | - | 4.4 | - | V | | High Level Output<br>Voltage<br>TTL Loads | | | -4 | 4.5 | 3.98 | - | - | 3.84 | - | 3.7 | - | V | | Low Level Output<br>Voltage<br>CMOS Loads | V <sub>OL</sub> | V <sub>IH</sub> or | 0.02 | 4.5 | - | - | 0.1 | - | 0.1 | - | 0.1 | V | | Low Level Output<br>Voltage<br>TTL Loads | | | 4 | 4.5 | - | - | 0.26 | - | 0.33 | - | 0.4 | V | | Input Leakage<br>Current | lı | V <sub>CC</sub> to<br>GND | 0 | 5.5 | - | - | ±0.1 | - | ±1 | - | ±1 | μА | | Quiescent Device<br>Current | Icc | V <sub>CC</sub> or<br>GND | 0 | 5.5 | - | - | 8 | - | 80 | - | 160 | μА | | Additional Quiescent<br>Device Current Per<br>Input Pin: 1 Unit Load<br>(Note 4) | Δl <sub>CC</sub> | V <sub>CC</sub><br>-2.1 | - | 4.5 to<br>5.5 | - | 100 | 360 | - | 450 | - | 490 | μА | | Three-State Leakage<br>Current | loz | V <sub>IL</sub> or<br>V <sub>IH</sub> | V <sub>O</sub> =<br>V <sub>CC</sub> or<br>GND | 5.5 | - | - | ±0.5 | - | ±5.0 | - | ±10 | μА | #### NOTE: ### **HCT Input Loading Table** | INPUT | UNIT LOADS | |------------|------------| | ŌE1 | 0.6 | | All Others | 0.55 | NOTE: Unit Load is $\Delta I_{CC}$ limit specified in DC Electrical Specifications table, e.g., 360 $\mu A$ max at $25^{o}C.$ ### **Switching Specifications** Input $t_r$ , $t_f = 6ns$ | | | TEST | | 25°C | | -40°C TO 85°C | -55°C TO<br>125°C | | |---------------------------|-------------------------------------|-----------------------|---------------------|------|-----|---------------|-------------------|-------| | PARAMETER | SYMBOL | CONDITIONS | V <sub>CC</sub> (V) | TYP | MAX | MAX | MAX | UNITS | | HC TYPES | | | | | - | | | - | | Propagation Delay, | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 2 | - | 105 | 130 | 160 | ns | | Data to Outputs HC/HCT367 | | | 4.5 | - | 21 | 26 | 32 | ns | | | | | 6 | - | 18 | 24 | 27 | ns | | | | C <sub>L</sub> = 15pF | 5 | 8 | - | - | - | ns | <sup>4.</sup> For dual-supply systems theoretical worst case ( $V_I = 2.4V$ , $V_{CC} = 5.5V$ ) specification is 1.8mA. # Switching Specifications Input $t_{\text{r}}$ , $t_{\text{f}}$ = 6ns (Continued) | | | TEST | | 25 | o°C | -40°C TO 85°C | -55°C TO<br>125°C | | |--------------------------------------------------|-------------------------------------|-----------------------|---------------------|-----|-----|---------------|-------------------|-------| | PARAMETER | SYMBOL | CONDITIONS | V <sub>CC</sub> (V) | TYP | MAX | MAX | MAX | UNITS | | Propagation Delay, | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 2 | - | 105 | 130 | 160 | ns | | Data to Outputs<br>HC/HCT368 | | | 4.5 | - | 21 | 26 | 32 | ns | | | | | 6 | - | 18 | 24 | 27 | ns | | | | C <sub>L</sub> = 15pF | 5 | 9 | - | - | - | ns | | Propagation Delay, | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 2 | - | 150 | 190 | 225 | ns | | Output Enable and Disable to Outputs | | | 4.5 | - | 30 | 38 | 45 | ns | | to Carpato | | | 6 | - | 26 | 33 | 38 | ns | | | | C <sub>L</sub> = 15pF | 5 | 12 | - | - | - | ns | | Output Transition Time | t <sub>TLH</sub> , t <sub>THL</sub> | C <sub>L</sub> = 50pF | 2 | - | 60 | 75 | 90 | ns | | | | | 4.5 | - | 12 | 15 | 18 | ns | | | | | 6 | - | 10 | 13 | 15 | ns | | Input Capacitance | C <sub>I</sub> | - | - | - | 10 | 10 | 10 | pF | | Three-State Output<br>Capacitance | CO | - | - | - | 20 | 20 | 20 | pF | | Power Dissipation<br>Capacitance<br>(Notes 5, 6) | C <sub>PD</sub> | - | 5 | 40 | - | - | - | pF | | HCT TYPES | | | | | | | | | | Propagation Delay, | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 4.5 | - | 25 | 31 | 38 | ns | | Data to Outputs<br>HC/HCT367 | | C <sub>L</sub> = 15pF | 5 | 9 | - | - | - | ns | | Propagation Delay, | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 4.5 | - | 30 | 38 | 45 | ns | | Data to Outputs<br>HC/HCT368 | | C <sub>L</sub> = 15pF | 5 | 11 | - | - | - | ns | | Propagation Delay, | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 4.5 | - | 35 | 44 | 53 | ns | | Output Enable and Disable to Outputs | | C <sub>L</sub> = 15pF | 5 | 14 | - | - | - | ns | | Output Transition Time | t <sub>TLH</sub> , t <sub>THL</sub> | C <sub>L</sub> = 50pF | 4.5 | - | 12 | 15 | 18 | ns | | Input Capacitance | C <sub>IN</sub> | - | - | - | 10 | 10 | 10 | pF | | Three-State Capacitance | CO | - | - | - | 20 | 20 | 20 | pF | | Power Dissipation<br>Capacitance<br>(Notes 5, 6) | C <sub>PD</sub> | - | 5 | 42 | - | - | - | pF | #### NOTES: <sup>5.</sup> $C_{\mbox{\scriptsize PD}}$ is used to determine the dynamic power consumption, per buffer. <sup>6.</sup> $P_D = V_{CC}^2 f_i (C_{PD} + C_L)$ where $f_i$ = Input Frequency, $C_L$ = Output Load Capacitance, $V_{CC}$ = Supply Voltage. #### Test Circuits and Waveforms FIGURE 2. HC TRANSITION TIMES AND PROPAGATION DELAY TIMES, COMBINATION LOGIC FIGURE 3. HCT TRANSITION TIMES AND PROPAGATION DELAY TIMES, COMBINATION LOGIC FIGURE 4. HC THREE-STATE PROPAGATION DELAY WAVEFORM FIGURE 5. HCT THREE-STATE PROPAGATION DELAY WAVEFORM NOTE: Open drain waveforms $t_{PLZ}$ and $t_{PZL}$ are the same as those for three-state shown on the left. The test circuit is Output $R_L = 1k\Omega$ to $V_{CC}$ , $C_L = 50pF$ . FIGURE 6. HC AND HCT THREE-STATE PROPAGATION DELAY TEST CIRCUIT #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third—party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265 Copyright © 2002, Texas Instruments Incorporated