#### features

- Dual Simultaneous Sample and Hold Inputs
- Differential or Single-Ended Analog Inputs
- 8-Bit Resolution 40 MSPS Sampling Analog-to-Digital Converter (ADC)
- Single or Dual Parallel Bus Output
- Low Power Consumption: 275 mW Typ Using External References
- Wide Analog Input Bandwidth: 600 MHz Typ
- 3.3 V Single-Supply Operation
- 3.3 V TTL/CMOS-Compatible Digital I/O
- Internal or External Bottom and Top Reference Voltages
- Adjustable Reference Input Range
- Power-Down (Standby) Mode
- 48-Pin Thin Quad Flat Pack (TQFP) Package

#### applications

- Digital Communications (Baseband Sampling)
- Cable Modems
- Set Top Boxes
- Test Instruments

#### description

The THS0842 is a dual 8-bit 40 MSPS high-speed A/D converter. It alternately converts each analog input signal into 8-bit binary-coded digital words up to a maximum sampling rate of 40 MSPS with an 80 MHz clock. All digital inputs and outputs are 3.3 V TTL/CMOS-compatible.

Thanks to an innovative single-pipeline architecture implemented in a CMOS process and the 3.3 V supply, the device consumes very little power. In order to provide maximum flexibility, both bottom and top voltage references can be set from user supplied voltages. Alternately, if no external references are available, on-chip references can be used which are also made available externally. The full-scale range is 1 Vpp, depending on the analog supply voltage. If external references are available, the internal references can be powered down independently from the rest of the chip, resulting in an even greater power saving.

The device is specifically suited for the baseband sampling of wireless local loop (WLL) communication, cable modems, set top boxes (STBs), and test instruments.

| AVAI | LABLE | OPTI | ONS |
|------|-------|------|-----|
|      |       |      |     |

| Т             | PACKAGED DEVICES |  |
|---------------|------------------|--|
| ١A            | TQFP-48          |  |
| -40°C to 85°C | THS0842IPFB      |  |



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.





Copyright © 1999, Texas Instruments Incorporated

SLAS246 - DECEMBER 1999

## functional block diagram





#### SLAS246 - DECEMBER 1999

# ADC pipeline block diagram



The single-pipeline architecture uses 6 ADC/DAC stages and one final flash ADC. Each stage produces a resolution of 2 bits. Digital correction logic generates its result using the 2-bit result from the first stage, 1 bit from each of the 5 succeeding stages, and 1 bit from the final stage in order to arrive at an 8-bit result. The correction logic ensures no missing codes over the full operating temperature range.







| TERM              | INAL              |     | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                            |
|-------------------|-------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME              | NO.               | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                            |
| AVDD              | 27, 37, 41        | Ι   | Analog supply voltage                                                                                                                                                                                                                                                                                                                                                  |
| AV <sub>SS</sub>  | 28, 36, 40,<br>46 | I   | Analog ground                                                                                                                                                                                                                                                                                                                                                          |
| BG                | 29                | 0   | Band gap reference voltage. A 1- $\mu$ F capacitor with a 0.1- $\mu$ F capacitor in parallel should be connected between this terminal and AV <sub>SS</sub> for external filtering.                                                                                                                                                                                    |
| CLK               | 47                | I   | Clock input. The input is sampled on each rising edge of CLK.                                                                                                                                                                                                                                                                                                          |
| CML               | 32                | 0   | Common mode level. This voltage is equal to $(AV_{DD} - AV_{SS})/2$ . An external 1- $\mu$ F capacitor with a 0.1- $\mu$ F capacitor in parallel should be connected between this terminal and $AV_{SS}$ .                                                                                                                                                             |
| COUT              | 26                | 0   | Latch clock for the data outputs                                                                                                                                                                                                                                                                                                                                       |
| COUT              | 25                | 0   | Inverted latch clock for the data outputs                                                                                                                                                                                                                                                                                                                              |
| DB7 – DB0         | 4 – 11            | 0   | Data outputs. D7 is the MSB. This is the second bus. Data is output from the Q channel when dual bus output mode is selected. Pin SELB selects the output mode.                                                                                                                                                                                                        |
| DRV <sub>DD</sub> | 1, 13             | I   | Supply voltage for output drivers                                                                                                                                                                                                                                                                                                                                      |
| DRVSS             | 12, 24            | I   | Ground for digital output drivers                                                                                                                                                                                                                                                                                                                                      |
| DA7 – DA0         | 16 – 23           | I   | Data outputs for bus A. D7 is MSB. This is the primary bus. Data from both input channels can be output on this bus or data from the I channel only. Pin SELB selects the output mode.                                                                                                                                                                                 |
| DVDD              | 45                | Ι   | Digital supply voltage                                                                                                                                                                                                                                                                                                                                                 |
| DVSS              | 43                | I   | Digital ground                                                                                                                                                                                                                                                                                                                                                         |
| I–                | 39                | I   | Negative input for analog channel 0.                                                                                                                                                                                                                                                                                                                                   |
| l+                | 38                | I   | Positive input for analog channel 0.                                                                                                                                                                                                                                                                                                                                   |
| NC                | 2,3,14,15         |     | No connect. Reserved for future use                                                                                                                                                                                                                                                                                                                                    |
| OE                | 48                | I   | Output enable. A high on this terminal will disable the output bus.                                                                                                                                                                                                                                                                                                    |
| PWDN_REF          | 33                | I   | Power down for internal reference voltages. A high on this terminal will disable the internal reference circuit.                                                                                                                                                                                                                                                       |
| Q-                | 35                | I   | Negative input for analog channel 1                                                                                                                                                                                                                                                                                                                                    |
| Q+                | 34                | 1   | Positive input for analog channel 1                                                                                                                                                                                                                                                                                                                                    |
| REFB              | 30                | I/O | Reference voltage bottom. The voltage at this terminal defines the bottom reference voltage for the ADC. Sufficient filtering should be applied to this input. A 1- $\mu$ F capacitor with a 0.1- $\mu$ F capacitor in parallel should be connected between REFB and AV <sub>SS</sub> . Additionally, a 0.1- $\mu$ F capacitor can be connected between REFT and REFB. |
| REFT              | 31                | I/O | Reference voltage top. The voltage at this terminal defines the top reference voltage for the ADC. Sufficient filtering should be applied to this input. A 1- $\mu$ F capacitor with a 0.1- $\mu$ F capacitor in parallel should be connected between REFT and AV <sub>SS</sub> . Additionally, a 0.1- $\mu$ F capacitor can be connected between REFT and REFB.       |
| SELB              | 44                | Ι   | Selects either single bus or data output or dual bus output data output. A low selects dual bus data output.                                                                                                                                                                                                                                                           |
| STBY              | 42                | Ι   | Standby input. A high level on this terminal will power down the device.                                                                                                                                                                                                                                                                                               |



SLAS246 - DECEMBER 1999

#### absolute maximum ratings over operating free-air temperature (unless otherwise noted)<sup>†</sup>

| Supply voltage: AV <sub>DD</sub> to AGND, DV <sub>DD</sub> to DGND  |                                                            |
|---------------------------------------------------------------------|------------------------------------------------------------|
| Supply voltage: AV <sub>DD</sub> to DV <sub>DD</sub> , AGND to DGND |                                                            |
| Digital input voltage range to DGND                                 | 0.5 V to DV <sub>DD</sub> + 0.5 V                          |
| Analog input voltage range to AGND                                  | $\dots$ $-0.5$ V to AV <sub>DD</sub> + 0.5 V               |
| Digital output voltage applied from external source to DGND         | $-0.5 \text{ V to } \text{DV}_{\text{DD}} + 0.5 \text{ V}$ |
| Reference voltage input range to AGND: V(REFT), V(REFB)             | -0.5 V to AV <sub>DD</sub> + 0.5 V                         |
| Operating free-air temperature range, T <sub>A</sub> :              | –40°C to 85°C                                              |
| Storage temperature range, T <sub>stg</sub>                         | –55°C to 150°C                                             |

† Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### recommended operating conditions over operating free-air temperature range

#### power supply

|                |                   | MIN | NOM | MAX | UNIT |
|----------------|-------------------|-----|-----|-----|------|
|                | AV <sub>DD</sub>  |     |     |     |      |
| Supply voltage | DVDD              | 3   | 3.3 | 3.6 | V    |
|                | DRV <sub>DD</sub> |     |     |     |      |

#### analog and reference inputs

|                                                   | MIN         | NOM                  | MAX                 | UNIT |
|---------------------------------------------------|-------------|----------------------|---------------------|------|
| Reference input voltage (top), V(REFT)            | (NOM) - 0.2 | AV <sub>DD</sub> – 1 | (NOM) + 0.2         | V    |
| Reference input voltage (bottom), V(REFB)         | 0.8         | 1                    | 1.2                 | V    |
| Reference voltage differential, V(REFT) - V(REFB) |             |                      | $AV_{DD} - 2$       | V    |
| Analog input voltage, V <sub>(IN)</sub>           | V(REFB)     |                      | V <sub>(REFT)</sub> | V    |

#### digital inputs

|                                                  | MIN  | NOM MAX              | UNIT |
|--------------------------------------------------|------|----------------------|------|
| High-level input voltage, VIH                    | 2.0  | DVDD                 | V    |
| Low-level input voltage, VIL                     | DGND | 0.2xDV <sub>DD</sub> | V    |
| Clock period, t <sub>C</sub>                     | 12.5 |                      | ns   |
| Pulse duration, clock high, t <sub>w(CLKH)</sub> | 5.25 |                      | ns   |
| Pulse duration, clock low, t <sub>w(CLKL)</sub>  | 5.25 |                      | ns   |



electrical characteristics over recommended operating conditions with  $f_{CLK} = 80$  MSPS and use of internal voltage references,  $AV_{DD} = DV_{DD} = DRV_{DD} = 3 V$ ,  $T_A = -40^{\circ}C$  to  $80^{\circ}C$ , dual output bus mode (unless otherwise noted)

#### power supply

|          | PARAMETER                |                   | TEST CONDITIONS                                                                                            | MIN | TYP | MAX | UNIT |
|----------|--------------------------|-------------------|------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| IDD      | Operating supply current | AVDD              |                                                                                                            |     | 73  | 95  |      |
|          |                          | DVDD              | $AV_{DD} = DV_{DD} = DRV_{DD} = 3.3 V,$<br>$C_{L} = 15 \text{ pF}, V_{I} = 1 \text{ MHz}, -1 \text{ dBFS}$ |     | 3   | 3.8 | mA   |
|          |                          | DRV <sub>DD</sub> |                                                                                                            |     | 17  | 22  |      |
| D-       | Dower dissipation        |                   | PWDN_REF = L                                                                                               |     | 320 | 393 |      |
| ۶D       | Power dissipation        |                   | PWDN_REF = H                                                                                               |     | 275 | 335 | mW   |
| PD(STBY) | Standby power            |                   | STBY = H, CLK held high or low                                                                             |     | 11  | 15  |      |

#### logic inputs

|                 | PARAMETER                                                               | TEST CONDITIONS                                                  | MIN | TYP | MAX | UNIT |
|-----------------|-------------------------------------------------------------------------|------------------------------------------------------------------|-----|-----|-----|------|
| Ιн              | High-level input current on CLK <sup>†</sup>                            | $AV_{DD} = DV_{DD} = DRV_{DD} = CLK = 3.6$ V                     |     |     | 10  | μA   |
| ۱ <sub>IL</sub> | Low-level input current on digital inputs<br>(OE, STDBY, PWDN_REF, CLK) | $AV_{DD} = DV_{DD} = DRV_{DD} = 3.6 V,$<br>Digital inputs at 0 V |     |     | 10  | μΑ   |
| Cl              | Input capacitance                                                       |                                                                  |     | 5   |     | pF   |

<sup>†</sup> I<sub>IH</sub> leakage current on other digital inputs (OE, STDBY, PWDN\_REF) is not measured since these inputs have an internal pull-down resistor of 4 KΩ to DGND.

#### logic outputs

|      | PARAMETER                                            | TEST CONDITIONS                                                                             | MIN | TYP | MAX | UNIT |
|------|------------------------------------------------------|---------------------------------------------------------------------------------------------|-----|-----|-----|------|
| Vон  | High-level output voltage                            | $AV_{DD} = DV_{DD} = DRV_{DD} = 3$ V at $I_{OH} = 50 \mu A$ ,<br>Digital output forced high | 2.8 |     |     | V    |
| VOL  | Low-level output voltage                             | $AV_{DD} = DV_{DD} = DRV_{DD} = 3.6$ V at $I_{OL} = 50 \mu$ A, Digital output forced low    |     |     | 0.1 | V    |
| CO   | Output capacitance                                   |                                                                                             |     | 5   |     | pF   |
| Iоzн | High-impedance state output current to<br>high level | $A_{VDD} = D_{VDD} = D_{B_{VDD}} = 3.6 V$                                                   |     |     | 10  | μΑ   |
| IOZL | High-impedance state output current to<br>low level  |                                                                                             |     |     | 10  | μΑ   |



electrical characteristics over recommended operating conditions with  $f_{CLK} = 80$  MSPS and use of internal voltage references,  $AV_{DD} = DV_{DD} = DRV_{DD} = 3$  V,  $T_A = -40^{\circ}$ C to  $80^{\circ}$ C, dual output bus mode (unless otherwise noted) (continued)

#### dc accuracy

| PARAMETER                             | TEST CONDITIONS                                      |                                          | MIN  | TYP  | MAX | UNIT |
|---------------------------------------|------------------------------------------------------|------------------------------------------|------|------|-----|------|
| Integral nonlinearity (INL), best-fit | See Note 1                                           | $T_A = -40^{\circ}C$ to $85^{\circ}C$    | -2.2 | ±1.5 | 2.2 | LSB  |
| Differential nonlinearity (DNL)       | See Note 2                                           | $T_A = -40^{\circ}C$ to $85^{\circ}C$    | -1   | ±0.7 | 2   | LSB  |
| Offset error                          | 40°C to 95°C (ooo Noto 2)                            |                                          |      | ±0.1 | 5   | %FS  |
| Gain error                            | $T_A = -40$ C to 85 C, (see Note 5)                  | $A = -40^{\circ}C$ to 85°C, (see Note 3) |      |      |     | %FS  |
| Offset match                          | $T_A = -40^{\circ}C$ to $85^{\circ}C$ , (see Note 4) |                                          | -1   | ±0.1 | 1   | LSB  |
| Gain match                            | $T_{A} = -40^{\circ}C$ to 85°C, (see Note 5)         |                                          | -5   |      | 1   | LSB  |
| Missing codes – no missing codes as   | sured                                                |                                          |      |      |     |      |

NOTES: 1. Integral nonlinearity refers to the deviation of each individual code from a line drawn from zero to full scale. The point used as zero occurs 1/2 LSB before the first code transition. The full–scale point is defined as a level 1/2 LSB beyond the last code transition. The deviation is measured from the center of each particular code to the best fit line between these two endpoints.

An ideal ADC exhibits code transitions that are exactly 1 LSB apart. DNL is the deviation from this ideal value. Therefore this measure indicates how uniform the transfer function step sizes are. The ideal step size is defined here as the step size for the device under test (i.e., (last transition level – first transition level) ÷ (2<sup>n</sup> – 2)). Using this definition for DNL separates the effects of gain and offset error. A minimum DNL better than –1 LSB ensures no missing codes.

3. Offset error is defined as the difference in analog input voltage – between the ideal voltage and the actual voltage – that will switch the ADC output from code 0 to code 1. The ideal voltage level is determined by adding the voltage corresponding to 1/2 LSB to the bottom reference level. The voltage corresponding to 1 LSB is found from the difference of top and bottom references divided by the number of ADC output levels (256).

Gain error is defined as the difference in analog input voltage – between the ideal voltage and the actual voltage – that will switch the ADC output from code 254 to code 255. The ideal voltage level is determined by subtracting the voltage corresponding to 1.5 LSB from the top reference level. The voltage corresponding to 1 LSB is found from the difference of top and bottom references divided by the number of ADC output levels (256).

- 4. Offset match is the change in offset error between I and Q channels.
- 5. Gain match is the change in gain error between I and Q channels.

#### analog input

|    | PARAMETER         | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|----|-------------------|-----------------|-----|-----|-----|------|
| Cl | Input capacitance |                 |     | 4   |     | pF   |

#### reference input (AV<sub>DD</sub> = $DV_{DD}$ = $DRV_{DD}$ = 3.6 V)

|                  | PARAMETER                  | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|------------------|----------------------------|-----------------|-----|-----|-----|------|
| R <sub>ref</sub> | Reference input resistance |                 |     | 200 |     | Ω    |
| Iref             | Reference input current    |                 |     | 5   |     | mA   |

#### reference outputs

| PARAMETER   |                          | TEST CONDITIONS                                              | MIN TYP |                                | MAX | UNIT |
|-------------|--------------------------|--------------------------------------------------------------|---------|--------------------------------|-----|------|
| V(REFT)     | Reference top voltage    |                                                              |         | $2 + [(AV_{DD} - 3)/2]$        |     | V    |
| V(REFB)     | Reference bottom voltage | $A \cap D D = 2 \wedge$                                      |         | 1 + [(AV <sub>DD</sub> – 3)/2] |     |      |
| VREFB-VREFB |                          | Absolute min/max values valid and tested for $AV_{DD} = 3 V$ | 0.9     | 1                              | 1.3 | V    |



electrical characteristics over recommended operating conditions with  $f_{CLK} = 80$  MSPS and use of internal voltage references,  $AV_{DD} = DV_{DD} = DRV_{DD} = 3$  V,  $T_A = -40$ °C to 80°C, dual output bus mode (unless otherwise noted) (continued)

#### dynamic performance<sup>†</sup>

| PARAMETER                                              | TEST CONDITIONS                        | MIN  | TYP   | MAX | UNIT |
|--------------------------------------------------------|----------------------------------------|------|-------|-----|------|
|                                                        | f <sub>in</sub> = 1 MHz                | 6.6  | 6.9   |     |      |
| Effective number of bits, ENOB                         | f <sub>in</sub> = 15 MHz               | 6.4  | 6.8   |     | Bits |
|                                                        | f <sub>in</sub> = 20 MHz               | 6.4  | 6.8   |     |      |
|                                                        | f <sub>in</sub> = 1 MHz                | 41.5 | 43.5  |     |      |
| Signal-to-total harmonic distortion + noise, S/(THD+N) | f <sub>in</sub> = 15 MHz               | 40   | 42.5  |     | dB   |
|                                                        | f <sub>in</sub> = 20 MHz               | 40   | 42.5  |     |      |
|                                                        | f <sub>in</sub> = 1 MHz                |      | -51   | -46 |      |
| Total harmonic distortion (THD)                        | f <sub>in</sub> = 15 MHz               |      | -48.5 | -44 | dB   |
|                                                        | f <sub>in</sub> = 20 MHz               |      | -48.5 | -44 |      |
|                                                        | f <sub>in</sub> = 1 MHz                | 48   | 53    |     |      |
| Spurious free dynamic range (SFDR)                     | f <sub>in</sub> = 15 MHz               | 47   | 52.2  |     | dB   |
|                                                        | f <sub>in</sub> = 20 MHz               | 46   | 52    |     |      |
| Analog input full-power bandwidth, BW                  | See Note 6                             |      | 600   |     | MHz  |
| Intermodulation distortion                             | f1 = 1 MHz, f2 = 1.02 MHz              |      | 50    |     | dBc  |
| I/Q channel crosstalk                                  | $AV_{DD} = DV_{DD} = DRV_{DD} = 3.3 V$ |      | -52   |     | dBc  |

<sup>†</sup> Based on analog input voltage of -1 dBFS referenced to a 1.3 V<sub>pp</sub> full-scale input range.

NOTE 6: The analog input bandwidth is defined as the maximum frequency of a -1 dBFS input sine that can be applied to the device for which an extra 3 dB attenuation is observed in the reconstructed output signal.

#### timing requirements

|                                                       | PARAMETER                                                                       |        | TEST CONDITIONS        | MIN | TYP | MAX | UNIT    |
|-------------------------------------------------------|---------------------------------------------------------------------------------|--------|------------------------|-----|-----|-----|---------|
| £                                                     | Maximum clock rate (see Note 7)                                                 |        |                        |     |     | 80  | MHz     |
| CIK                                                   | Minimum clock rate                                                              |        |                        | 10  |     |     | kHz     |
| <sup>t</sup> d(O)                                     | t <sub>d(O)</sub> Output delay time (see timing diagram)                        |        | C <sub>L</sub> = 10 pF |     |     | 9   | ns      |
| <sup>t</sup> h(O)                                     | h(O) Output hold time from C <sub>OUT</sub> or C <sub>OUT</sub> to data invalid |        |                        | 2   |     |     | ns      |
| +                                                     | Disalina dalay (latanay)                                                        | I data |                        | 5.5 | 5.5 | 5.5 | CLK     |
| <sup>i</sup> d(pipe)                                  | Pipeline delay (latency)                                                        |        |                        | 6.5 | 6.5 | 6.5 | cycles  |
| <sup>t</sup> d(a)                                     | t <sub>d(a)</sub> Aperture delay time                                           |        |                        |     | 3   |     | ns      |
| <sup>t</sup> j(a)                                     | Aperture jitter                                                                 |        |                        |     | 1.5 |     | ps, rms |
| t <sub>dis</sub> Disable time, OE rising to Hi-Z      |                                                                                 |        |                        | 5   |     | ns  |         |
| t <sub>en</sub> Enable time, OE falling to valid data |                                                                                 |        |                        | 5   |     | ns  |         |
| t <sub>su(O)</sub>                                    | Output setup time from data to $C_{OUT}$ or $\overline{C_{OUT}}$                |        |                        | 8   | 7   |     | ns      |

NOTE 7: Conversion rate is 1/2 the clock rate, fclk.



THS0842 DUAL-INPUT, 8-BIT, 40 MSPS LOW-POWER ANALOG-TO-DIGITAL CONVERTER

WITH SINGLE OR DUAL PARALLEL BUS OUTPUT

SLAS246 - DECEMBER 1999



NOTE A: The relationship between CLK and COUT/COUT is not fixed and depends on the power-on conditions. Data out should be referenced to COUT and COUT.

Figure 1. Timing Diagram, Single Bus Output



SLAS246 - DECEMBER 1999



to COUT and COUT.

Figure 2. Timing Diagram, Dual Bus Output





# **TYPICAL CHARACTERISTICS<sup>†</sup>**

<sup>†</sup> Unless otherwise noted AV<sub>DD</sub> = DV<sub>DD</sub> = DRV<sub>DD</sub> = 3 V,  $f_{CLK}$  = 80 MHz, Analog Input = -1 dB FS,  $T_A$  = 25°C.



**TYPICAL CHARACTERISTICS<sup>†</sup>** 



Figure 6









SLAS246 - DECEMBER 1999

# **TYPICAL CHARACTERISTICS<sup>†</sup>**





Figure 10





SLAS246 - DECEMBER 1999





## **TYPICAL CHARACTERISTICS<sup>†</sup>**







**TYPICAL CHARACTERISTICS<sup>†</sup>** 



Figure 17



# definitions of specifications and terminology

#### integral nonlinearity (INL)

Integral nonlinearity refers to the deviation of each individual code from a line drawn from zero through full scale. The point used as zero occurs 1/2 LSB before the first code transition. The full-scale point is defined as level 1/2 LSB beyond the last code transition. The deviation is measured from the center of each particular code to the true straight line between these two endpoints.

#### differential nonlinearity (DNL)

An ideal ADC exhibits code transitions that are exactly 1 LSB apart. DNL is the deviation from this ideal value. Therefore this measure indicates how uniform the transfer function step sizes are. The ideal step size is defined here as the step size for the device under test, i.e. (last transition level – first transition level)/(2n - 2). Using this definition for DNL separates the effects of gain and offset error. A minimum DNL better than -1 LSB ensures no missing codes.

#### offset and gain error

Offset error is defined as the difference in analog input voltage – between the ideal voltage and the actual voltage – that will switch the ADC output from code 0 to code 1. The ideal voltage level is determined by adding the voltage corresponding to 1/2 LSB to the bottom reference level. The voltage corresponding to 1 LSB is found from the difference of top and bottom references divided by the number of ADC output levels (256).

Gain error is defined as the difference in analog input voltage – between the ideal voltage and the actual voltage – that will switch the ADC output from code 254 to code 255. The ideal voltage level is determined by subtracting the voltage corresponding to 1.5 LSB from the top reference level. The voltage corresponding to 1 LSB is found from the difference of top and bottom references divided by the number of ADC output levels (256).

#### analog input bandwidth

The analog input bandwidth is defined as the maximum frequency of a 1-dBFS input sine wave that can be applied to the device for which an extra 3-dB attenuation is observed in the reconstructed output signal.

#### output timing

Output timing  $t_{d(o)}$  is measured from the 1.5-V level of the CLK input falling edge to the 10%/90% level of the digital output. The digital output load is not higher than 10 pF.

Output hold time  $t_{h(0)}$  is measured from the 1.5-V level of the CLK input falling edge to the 10%/90% level of the digital output. The digital output load is not less than 2 pF.

Aperture delay  $t_{d(A)}$  is measured from the 1.5-V level of the CLK input to the actual sampling instant.

The OE signal is asynchronous.

OE timing  $t_{dis}$  is measured from the  $V_{IH(min)}$  level of OE to the high-impedance state of the output data. The digital output load is not higher than 10 pF.

OE timing  $t_{en}$  is measured from the  $V_{IL(max)}$  level of OE to the instant when the output data reaches  $V_{OH(min)}$  or  $V_{OL(max)}$  output levels. The digital output load is not higher than 10 pF.



# definitions of specifications and terminology (continued)

#### pipeline delay (latency)

The number of clock cycles between conversion initiation on an input sample and the corresponding output data being made available from the ADC pipeline. Once the data pipeline is full, new valid output data is provided on every clock cycle. In order to know when data is stable on the output pins, the output delay time  $t_{d(0)}$  (i.e., the delay time through the digital output buffers) needs to be added to the pipeline latency. Note that since the max  $t_{d(0)}$  is more than 1/2 clock period at 80 MHz, data cannot be reliably clocked in on a rising edge of CLK at this speed. The falling edge should be used.

The THS0842 implements a high-speed 40 MSPS converter in a cost effective CMOS process. Powered from 3.3 V, the single pipeline design architecture ensures low power operation and 8-bit accuracy. Signal inputs are differential and the clock signal is single ended. The digital inputs are 3.3 V TTL/CMOS compatible. Internal voltage references are included for both bottom and top voltages. Therefore, the converter forms a self-contained solution. Alternatively, the user may apply externally generated reference voltages. In doing so, both input offset and input range can be modified to suit the application.

The analog input signal is captured by a high speed sampling and hold. Multiple stages will generate the output code with a pipeline delay of 6.5 CLK cycles. Correction logic combines the multistage data and aligns the 8-bit output word. All digital logic operates at the rising edge of CLK.

### analog input



Figure 18. Simplified Equivalent Input Circuit

A first-order approximation for the equivalent analog input circuit of the THS0842 is shown in Figure 18. The equivalent input capacitance  $C_I$  is 5 pF typical. The input must charge/discharge this capacitance within the sample period of one half of a clock cycle. When a full-scale voltage step is applied, the input source provides the charging current through the switch resistance  $R_{SW}$  (200  $\Omega$ ) of S1 and quickly settles. In this case the input impedance is low. Alternatively, when the source voltage equals the value previously stored on  $C_I$ , the hold capacitor requires no input current and the equivalent input impedance is very high.



# analog input (continued)

To maintain the frequency performance outlined in the specifications, the total source impedance should be limited to the following equation with  $f_{CLK}$  = 80 MHz,  $C_I$  = 5 pF,  $R_{SW}$  = 200  $\Omega$ :

$$R_{S} < \left[1 \div \left(2f_{CLK} \times C_{I} \times In(256)\right) - R_{SW}\right]$$

So, for applications running at a lower f<sub>CLK</sub>, the total source resistance can increase proportionally.

The analog input of the THS0842 is a differential input that can be configured in various ways depending on the signal source and the required level of performance. A fully differential connection (Figure 20) will deliver the best performance from the converter. A dc voltage source, CML, equal to 1.5 V (typical), is made available to the user to help simplify circuit design when using an ac coupled differential input. This low output impedance voltage source is not designed to be a reference or to be loaded, but makes an excellent dc bias source and stays well within the analog input common mode voltage range over temperature. Defining VREFD = VREFT – VREFB, each single-ended analog input is limited to be between VCML + VREFD/2 and VCML – VREFD/2.

For the ac coupled differential input (Figure 23), full scale is achieved when the +I/Q and –I/Q input signals are 0.5 VPP, with –I/Q being 180 degrees out of phase with +I/Q. The converter will be at positive full scale when the +I/Q input is at CML + 0.25 V and the –I/Q input is at CML – 0.25 V (+I/Q + I/Q – = 0.5 V). Conversely, the converter will be at negative full scale when the +I/Q input is equal to CML – 0.25 V and –I/Q is at CML + 0.25 V (I/Q + I/Q = -0.5 V). Conversely, the converter will be at negative full scale when the +I/Q input is equal to CML – 0.25 V and –I/Q is at CML + 0.25 V (I/Q + I/Q = -0.5 V) (see Figure 19).



PRINCIPLES OF OPERATION

# analog input (continued)



Figure 19. Differential Input Waveform

The analog input can be dc coupled (Figure 21) as long as the inputs are within the analog input common mode voltage range. The resistors, R, in Figure 21 are not absolutely necessary but may be used as load setting resistors. A capacitor, C, connected from I/Q IN+ to I/Q IN– will help filter any high frequency noise on the inputs, also improving performance. Note, that the chosen value of capacitor C must take into account the highest frequency component of the analog input signal.



**PRINCIPLES OF OPERATION** 



Figure 20. AC-Coupled Differential Input Circuits



SLAS246 - DECEMBER 1999



Figure 21. DC-Coupled Differential Input Circuit

For many applications, ac coupling offers a convenient way for biasing the analog input signal at the proper signal range. Figure 20 shows a typical configuration. To maintain the outlined specifications, the component values need to be carefully selected. The most important issue is the positioning of the 3 dB high-pass corner point f-3 dB, which is a function of R (R<sub>S</sub> + R<sub>W</sub> – Figure 18) and the parallel combination of C<sub>1</sub> and C<sub>2</sub>, called Ceq. This is given by the following equation:

 $f_{-3 dB} = 1 \div (2\pi \times R \times C_{eq})$ 

where  $C_{eq}$  is the parallel combination of  $C_1$  and  $C_2$  and R is the series combination of  $R_S$  and  $R_W$  seen in Figure 18.

Since C1 is typically a large electrolytic or tantalum capacitor, the impedance becomes inductive at higher frequencies. Adding a small ceramic or polystyrene capacitor, C2 of approximately 0.01 µF, which is not inductive within the frequency range of interest, maintains low impedance. If the minimum expected input signal frequency is 20 kHz, and R2 equals 1 k $\Omega$  and R1 equals 50  $\Omega$ , the parallel capacitance of C1 and C2 must be a minimum of 8 nF to avoid attenuating signals close to 20 kHz.

### analog input, single-ended connection

The configuration shown in Figure 23 may be used with a single-ended ac coupled input. If I/Q is a 1 V<sub>DD</sub> sinewave, then I/Q IN+ is a 1 V<sub>pp</sub> sinewave riding on a positive voltage equal to CML (see Figure 22). The converter will be at positive full scale when I/Q IN+ is at CML+0.5V (I/Q IN+ - I/Q IN- = 0.5 V) and will be at negative full scale when I/Q IN+ is equal to CML - 0.5 V (I/Q IN+ - I/Q IN- = -0.5 V). Sufficient headroom must be provided such that the input voltage never goes above 3.3 V or below AGND. The simplest way is to use the dc bias source output (CML) of the THS0842.



#### analog input, single-ended connection (continued)

The single ended analog input can be dc coupled (Figure 24) as long as the input is within the analog input common mode voltage range. A capacitor, C, connected from I/Q IN+ to I/Q IN– will help filter any high frequency noise on the inputs, also improving performance. Note, that the value of capacitor C chosen must take into account the highest frequency component of the analog input signal.



Figure 22. Single-Ended Input Waveform

A single-ended source may give better overall system performance if it is first converted to differential before driving the THS0842.



Figure 23. AC-Coupled Input



**PRINCIPLES OF OPERATION** 

## dc coupled input



Figure 24. DC-Coupled Input Circuits

For dc-coupled systems, an op-amp can level shift a ground referenced input signal. A circuit like Figure 27 could be used. In this case, the AIN voltage is given by:  $AIN = -V_{IN} + V_{CML}$ 

### reference terminals

The THS0842 input voltage range is determined by the voltages on terminals REFBI and REFTI. Since the device has an internal voltage reference generator, it must be placed in power down before applying an external voltage to the REFT and REFB pins. Especially at higher sampling rates, it is advantageous to have a wider analog input range. This can be achievable by using external voltage references (e.g., at AV<sub>DD</sub> = 3.3 V, the full scale range can be extended from 1 V<sub>pp</sub> (internal reference) to 1.3 V<sub>pp</sub> (external reference) as shown in Table 1). These voltages should not be derived via a voltage divider from a power supply source. Instead, use a bandgap-derived voltage reference to derive both references via an op-amp circuit. Refer to the schematic of the THS0842 evaluation module in this datasheet for an example circuit.

When using external references, the full-scale ADC input range and its dc position can be adjusted. The full-scale ADC range is always equal to  $V_{REFT} - V_{REFB}$ . The maximum full-scale range is dependent on  $AV_{DD}$  as shown in the specification section. Next to the constraint on their difference, there are limitations on the useful range of  $V_{REFT}$  and  $V_{REFB}$  individually as well, dependent also on  $AV_{DD}$ .

Table 1 summarizes these limits for 3 cases.

| AVDD  | V <sub>REFB</sub> (min) | V <sub>REFB(max)</sub> | V <sub>REFT(min)</sub> | V <sub>REFT(max)</sub> | [V <sub>REFT</sub> -V <sub>REFB</sub> ] <sub>max</sub> |
|-------|-------------------------|------------------------|------------------------|------------------------|--------------------------------------------------------|
| 3 V   | 0.8 V                   | 1.2 V                  | 1.8 V                  | 2.2 V                  | 1 V                                                    |
| 3.3 V | 0.8 V                   | 1.2 V                  | 2.1 V                  | 2.5 V                  | 1.3 V                                                  |
| 3.6 V | 0.8 V                   | 1.2 V                  | 2.4 V                  | 2.8 V                  | 1.6 V                                                  |

Table 1. Min/Max Reference Input Levels



## digital inputs

The digital inputs are CLK, STDBY, PWDN\_REF, and  $\overline{OE}$ . All these signals, except CLK, have an internal pulldown resistor to connect to digital ground. This provides a default active operation mode using internal references when left unconnected.

The CLK signal at high frequencies should be considered as an analog input. Overshoot/undershoot should be minimized by proper termination of the signal close to the THS0842. An important cause of performance degradation for a high-speed ADC is clock jitter. Clock jitter causes uncertainty in the sampling instant of the ADC, in addition to the inherent uncertainty on the sampling instant caused by the part itself, as specified by its aperture jitter. There is a theoretical relationship between the frequency (f) and resolution (2<sup>N</sup>) of a signal that needs to be sampled and the maximum amount of aperture error dt<sub>max</sub> that is tolerable. The following formula shows the relation:

$$dt_{max} = 1 \div \left[ \pi f 2^{(N+1)} \right]$$

As an example, for an 8-bit converter with a 15-MHz input, the jitter needs to be kept <41 pS in order not to have changes in the LSB of the ADC output due to the total aperture error.

### digital outputs

The output of THS0842 is straight binary code. Capacitive loading on the output should be kept as low as possible (a maximum loading of 10 pF is recommended) to provide best performance. Higher output loading causes higher dynamic output currents and can increase noise coupling into the device analog front end. To drive higher loads, use an output buffer is recommended. See Figure 25 through Figure 28 for examples.

When clocking output data from the THS0842, it is important to observe its timing relation to CLK. Pipeline ADC delay is 55 clock cycles to which the maximum output propagation delay is added. See Note 6 in the specification section for more details.



SLAS246 - DECEMBER 1999

# **PRINCIPLES OF OPERATION**



Figure 25. Single Bus Connection Example



Figure 26. Dual Bus Connection Example

NOTE: The SN74ALVCH16841 latches are used to buffer the THS8042 and COUT pins.



SLAS246 - DECEMBER 1999

#### PRINCIPLES OF OPERATION



Figure 27. Single Bus FIFO Connection to DSP Example



Figure 28. Dual Bus FIFO Connection to DSP Example

### layout, decoupling and grounding rules

Proper grounding and layout of the PCB on which the THS0842 is populated are essential to achieve the stated performance. It is advisable to use separate analog and digital ground planes that are spliced underneath the device. The THS0842 has digital and analog terminals on opposite sides of the package to make this easier. Since there is no internal connection between analog and digital grounds, they have to be joined on the PCB. It is advisable to do this at one point in close proximity to the THS0842.

As for power supplies, separate analog and digital supply terminals are provided on the device  $(AV_{DD}/DV_{DD})$ . The supply to the digital output drivers is kept separate also  $(DRV_{DD})$ . Lowering the voltage on this supply to 3 V instead of the nominal 3.3 V improves performance because of the lower switching noise caused by the output buffers.

Because of the high sampling rate and switched-capacitor architecture, THS0842 generates transients on the supply and reference lines. Proper decoupling of these lines is essential. Decoupling as shown in the schematic of the THS0842 EVM is recommended.



SLAS246 – DECEMBER 1999

**MECHANICAL DATA** 

PFB (S-PQFP-G48)

PLASTIC QUAD FLATPACK



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-026



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1999, Texas Instruments Incorporated