## Precision <br> INSTRUMENTATION AMPLIFIER

## FEATURES

- LOW OFFSET VOLTAGE: $25 \mu \mathrm{~V}$ max
- LOW OFFSET VOLTAGE DRIFT: $0.25 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ max
- PIN-STRAPPED GAINS: 1, 10, 100, 1000
- LOW GAIN DRIFT: 30ppm/ ${ }^{\circ} \mathrm{C}$ max at $\mathbf{G}=100$
- HIGH COMMON-MODE REJECTION: 106 dB at $\mathbf{6 0 H z}, \mathrm{G}=100$


## APPLICATIONS

- BRIDGE AMPLIFIER
- THERMOCOUPLE AMPLIFIER
- RTD SENSOR AMPLIFIER
- MEDICAL INSTRUMENTATION
- DATA ACQUISITION SYSTEM
- SWITCHED-GAIN AMPLIFIER


## DESCRIPTION

The INA120 is a precision instrumentation amplifier ideal for accurate signal acquisition. It combines precision, protected-input operational amplifiers, lasertrimmed gain-setting resistors, and a high commonmode rejection difference amplifier on a single chip.
Simple pin-strapped connections set precise gains of 1, 10, 100 or 1000 . External resistors can be used to set any gain from one to 5000 . Gains can be digitally selected with an external multiplexer. Gain-sense connections on the INA120 maintain accuracy when using multiplexer or gain-switching circuitry. Low power dissipation and careful on-chip thermal management reduce warm-up drift and assure excellent long-term stability.
The INA120 is available in both plastic and ceramic 18-pin DIP packages, specified for the industrial temperature range.


[^0] Tel: (520) 746-1111 • Twx: 910-952-1111 • Cable: BBRCORP • Telex: 066-6491 • FAX: (520) 889-1510 • Immediate Product Info: (800) 548-6132

## SPECIFICATIONS

At $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}$ unless otherwise specified.


## PIN CONFIGURATION



## ORDERING INFORMATION

| MODEL | PACKAGE | TEMPERATURE RANGE |
| :--- | :---: | :---: |
| INA120AP | 18-Pin Plastic DIP | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| INA120BP | 18-Pin Plastic DIP | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| INA120BG | 18-Pin Ceramic DIP | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| INA120CG | 18-Pin Ceramic DIP | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |

## ABSOLUTE MAXIMUM RATINGS

| Supply Voltage ........................................................................ $\pm 18 \mathrm{~V}$ |  |
| :---: | :---: |
| Input Voltage Range ............................................ (V+) +2 to (V-) |  |
| Differential Input Voltage | . Total $\mathrm{V}_{\mathrm{s}}+4 \mathrm{~V}$ |
| Operating Temperature |  |
| Ceramic G Package | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Plastic P Package | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Storage Temperature |  |
| Ceramic G Package | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Plastic P Package. | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Junction Temperature |  |
| Ceramic G Package ............................................................. $+175^{\circ} \mathrm{C}$ |  |
| Plastic P Package ............................................................. $+125^{\circ} \mathrm{C}$ |  |
| Lead Temperature (soldering, 10s) | $\ldots+300^{\circ} \mathrm{C}$ |

## PACKAGE INFORMATION ${ }^{(1)}$

| MODEL | PACKAGE | PACKAGE DRAWING <br> NUMBER |
| :--- | :---: | :---: |
| INA120AP | 18-Pin Plastic DIP | 218 |
| INA120BP | 18-Pin Plastic DIP | 218 |
| INA120BG | 18-Pin Ceramic DIP | 158 |
| INA120CG | 18-Pin Ceramic DIP | 158 |

NOTE: (1) For detailed drawing and dimension table, please see end of data sheet, or Appendix D of Burr-Brown IC Data Book.

## TYPICAL PERFORMANCE CURVES

$\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}$ unless otherwise noted.







## TYPICAL PERFORMANCE CURVES (CONT)

$\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}$ unless otherwise noted.



SMALL-SIGNAL TRANSIENT RESPONSE


Time (20 s / Division)


INPUT-REFERRED NOISE
$G=1000$


Time (2s/ Division)

LARGE-SIGNAL TRANSIENT
RESPONSE G = 1


Time (20 $\mathrm{s} /$ Division)

## TYPICAL PERFORMANCE CURVES (CONT)

$T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}$ unless otherwise noted.



## APPLICATION INFORMATION

Figure 1 shows the basic connections required for operation of the INA120. Applications with noisy or high impedance power supply lines may require decoupling capacitors close to the device pins as shown. The differential input voltage is applied to pins 16 and 3.
The output is referred to the output common reference terminal, pin 18. This terminal must have a low-impedance connection to ground. A resistance of $1 \Omega$ or greater in series with the common terminal could degrade common-mode rejection beyond the specified value.

## SETTING THE GAIN

Gains of $1,10,100$ or 1000 can be configured by interconnecting the gain-set pins as shown in the table of Figure 1. These pin-strapped gains provide best gain accuracy and drift because they are determined by the ratios of accurately trimmed and matched on-chip resistors.
Digital gain control can be achieved using an analog multiplexer as shown in Figure 2. Since the switches are in series with the high impedance gain-sense connections, pins 4 and 15 , their series resistance does not significantly affect gain error or drift. Gain error at $\mathrm{G}=1$ is slightly higher than with direct pin connections shown in Figure 1. The gain is selected with a two-bit address, $\mathrm{A}_{0}$ and $\mathrm{A}_{1}$. The Multiplexer Enable control is directly connected to V+ since a logic "low" on this line would cause the input amplifiers to run open-loop.

Other gains may be set by connecting an external resistor, $R_{G}$, as shown in Figure 3a. Gain accuracy using an external gain-setting resistor is a function of $\mathrm{R}_{\mathrm{G}}$ and the internal $20 \mathrm{k} \Omega$ resistors. The internal resistors are typically within $\pm 0.2 \%$ of nominal value and their drift under $\pm 80 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$. Inaccuracy and drift of $\mathrm{R}_{\mathrm{G}}$ will contribute additional gain error and drift.

Figure 3b shows an external gain-setting resistor connected in parallel with internal resistors. By forming a portion of the
effective $R_{G}$ with internal resistors, gain accuracy and drift can be somewhat improved.
Connections available on the INA120 allow all input stage gain-setting resistors to be provided externally. A custom precision resistor network could be connected to provide the highest accuracy and lowest gain drift for non-standard gains. Impedance of this external network should be made close to that of the internal network for best performance.

## OFFSET TRIMMING

Many applications require no external offset voltage trimming. Figure 4 shows optional circuits for trimming offset voltage. Since the INA120 has two amplification stages, the offset voltage is comprised of two components-the input stage offset and output stage offset.
The input stage offset is equal to the combined offset of op amps $\mathrm{A}_{1}$ and $\mathrm{A}_{2}$. This input stage offset dominates at high gain. When used in gains of 100 to 1000 , it is often sufficient to adjust the input stage offset with a potentiometer connected to pins 6 and 7 as shown. Connect both inputs to ground and adjust for 0 V at the output, pin 1 . Do not use pins 6 and 7 to trim offset voltage at $\mathrm{G}=1$ or to correct for offset in devices following the INA120 since this can cause excessive offset voltage drift.
At $G=1$, offset is dominated by the output stage. Output stage offset can be trimmed by applying a correction voltage at the output reference terminal, pin 18. Low impedance must be maintained at this node to preserve the high CMR of the INA120. This is achieved by buffering the trim voltage with an op amp as shown.
At intermediate gains it may be necessary to provide both input stage and output stage offset adjustments. Again, ground both inputs. Connect a jumper between pins 9 and 11 (temporarily connects the INA120 in high gain) and adjust $\mathrm{R}_{1}$ for 0 V at the output, pin 1 . Then disconnect the jumper and adjust the output offset control for 0 V output.


FIGURE 1. Basic Connection.


FIGURE 2. Digital Gain Control.

(a)
$G=1+\frac{44 k \Omega}{R_{1} \| 444 \Omega}$

| $\mathbf{R}_{1}$ | $\mathbf{G}$ |
| :---: | :---: |
| $440 \Omega$ | 200 |
| $110 \Omega$ | 500 |

(b)

FIGURE 3. External Gain-Setting Resistors.

## INPUT BIAS CURRENT RETURN PATH

The input impedance of the INA120 is extremely highapproximately $10^{10} \Omega$. This does not mean, however, that no current flows in the input terminals. The input bias current of the INA120 is typically $\pm 10$ nA (it can be either polarity). High input impedance means that this input bias current changes very little with varying input voltage.
Input circuitry must provide a path for this input bias current if the INA120 is to function. Figure 5 shows various provisions for an input bias current path. Without an appropriate current path, the inputs will float to a potential which
exceeds the common-mode range of the INA120 and the input amplifiers will saturate.

## INPUT PROTECTION

The inputs of the INA120 are protected for input voltages up to 2 V beyond the power supply voltages. If the input can exceed these conditions, input clamp diodes should be provided as shown in Figure 6. $\mathrm{R}_{\mathrm{s}}$ may not be required if the input cannot supply more than 100 mA . If the input can supply larger currents, choose $\mathrm{R}_{\mathrm{S}}$ according to the maximum source voltage, limiting current to under 100 mA .


FIGURE 4. Offset Adjustment Circuits.



FIGURE 6. Input Protection Circuit.

FIGURE 5. Providing an Input Bias Current Path.


FIGURE 7. Thermocouple Amplifier With Cold Junction Compensation.


FIGURE 8. Guard Drive Circuit.

## PACKAGING INFORMATION

| ORDERABLE DEVICE | STATUS(1) | PACKAGE TYPE | PACKAGE DRAWING | PINS | PACKAGE QTY |
| :---: | :--- | :--- | :--- | :--- | :--- |
| INA120AP | OBSOLETE |  |  |  |  |
| INA120BG | OBSOLETE |  |  |  |  |
| INA120BP | OBSOLETE |  |  |  |  |
| INA120CG | OBSOLETE |  |  |  |  |

(1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but Tl does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.

## IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to Tl's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with Tl's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using Tl components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI .

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. Tl is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

## Products

| Amplifiers | amplifier.ti.com | Audio |
| :--- | :--- | :--- |
| Data Converters | dataconverter.ti.com | Automotive |
| DSP | dsp.ti.com | Broadband |
| Interface | interface.ti.com | Digital Control |
| Logic | logic.ti.com | Military |
| Power Mgmt | power.ti.com | Optical Networking |
| Microcontrollers | microcontroller.ti.com | Security |
|  |  | Telephony |
|  |  | Video \& Imaging |
|  |  | Wireless |

www.ti.com/audio www.ti.com/automotive www.ti.com/broadband www.ti.com/digitalcontrol www.ti.com/military www.ti.com/opticalnetwork www.ti.com/security www.ti.com/telephony
www.ti.com/video
www.ti.com/wireless

Mailing Address: Texas Instruments<br>Post Office Box 655303 Dallas, Texas 75265

Copyright © 2003, Texas Instruments Incorporated


[^0]:    International Airport Industrial Park • Mailing Address: PO Box 11400 - Tucson, AZ 85734 - Street Address: 6730 S. Tucson Blvd. • Tucson, AZ 85706

