## FLASH MEMORY

## CMOS

## 2M $(256 \mathrm{~K} \times 8 / 128 \mathrm{~K} \times 16)$ BIT

## MBM29F200TC-55/-70/-90/MBM29F200BC-55/-70/-90

## FEATURES

- Single 5.0 V read, write, and erase

Minimizes system level power requirements

- Compatible with JEDEC-standard commands

Uses same software commands as E²PROMs

- Compatible with JEDEC-standard world-wide pinouts

48-pin TSOP (Package suffix: PFTN - Normal Bend Type, PFTR - Reversed Bend Type)
44-pin SOP (Package suffix: PF)

- Minimum 100,000 write/erase cycles
- High performance

55 ns maximum access time

- Sector erase architecture

One 16K byte, two 8K bytes, one 32K byte, and three 64K bytes.
Any combination of sectors can be concurrently erased. Also supports full chip erase.

- Boot Code Sector Architecture

T = Top sector
B = Bottom sector

- Embedded Erase ${ }^{\text {TM }}$ Algorithms

Automatically pre-programs and erases the chip or any sector

- Embedded Program ${ }^{\text {TM }}$ Algorithms

Automatically writes and verifies data at specified address

- $\overline{\text { Data }}$ Polling and Toggle Bit feature for detection of program or erase cycle completion
- Ready/Busy output (RY/BY)

Hardware method for detection of program or erase cycle completion

- Low Vcc write inhibit $\leq 3.2$ V
- Erase Suspend/Resume

Suspends the erase operation to allow a read in another sector within the same device

- Hardware RESET pin

Resets internal state machine to the read mode

- Sector protection

Hardware method disables any combination of sectors from write or erase operations

- Temporary sector unprotection

Hardware method temporarily enables any combination of sectors from write on erase operations.

## MBM29F200TC-55/-70/-90/MBM29F200BC-55/-70/90

- PACKAGE
(FPT-48P-M19)


## MBM29F200TC-55/-70/-90/MBM29F200BC-55/-70/-90

## GENERAL DESCRIPTION

The MBM29F200TC/BC is a 2M-bit, 5.0 V-only Flash memory organized as 256 K bytes of 8 bits each or 128 K words of 16 bits each. The MBM29F200TC/BC is offered in a 48 -pin TSOP and 44 -pin SOP packages. This device is designed to be programmed in-system with the standard system 5.0 V Vcc supply. 12.0 V Vpp is not required for write or erase operations. The devices can also be reprogrammed in standard EPROM programmers. The standard MBM29F200TC/BC offers access times 55 ns and 90 ns allowing operation of high-speed microprocessors without wait states. To eliminate bus contention the device has separate chip enable (CE), write enable ( $\overline{\mathrm{WE}}$ ), and output enable ( $\overline{\mathrm{OE}}$ ) controls.
The MBM29F200TC/BC is pin and command set compatible with JEDEC standard. Commands are written to the command register using standard microprocessor write timings. Register contents serve as input to an internal state-machine which controls the erase and programming circuitry. Write cycles also internally latch addresses and data needed for the programming and erase operations. Reading data out of the devices is similar to reading from12.0 V Flash or EPROM devices.
The MBM29F200TC/BC is programmed by executing the program command sequence. This will invoke the Embedded Program Algorithm which is an internal algorithm that automatically times the program pulse widths and verifies proper cell margin. Typically, each sector can be programmed and verified in less than 0.5 seconds. Erase is accomplished by executing the erase command sequence. This will invoke the Embedded Erase Algorithm which is an internal algorithm that automatically preprograms the array if it is not already programmed before executing the erase operation. During erase, the device automatically times the erase pulse widths and verifies proper cell margin.

A sector is typically erased and verified in 1.0 second (if already completely preprogrammed.).
The devices also features a sector erase architecture. The sector mode allows each sector to be erased and reprogrammed without affecting other sectors. The MBM29F200TC/BC is erased when shipped from the factory.
The devices features single 5.0 V power supply operation for both read and write functions. Internally generated and regulated voltages are provided for the program and erase operations. A low $\mathrm{V}_{c c}$ detector automatically inhibits write operations on the loss of power. The end of program or erase is detected by Data Polling of DQ7, by the Toggle Bit feature on $\mathrm{DQ}_{6}$, or the $\mathrm{RY} / \overline{\mathrm{BY}}$ output pin. Once the end of a program or erase cycle has been completed, the device internally resets to the read mode.

Fujitsu's Flash technology combines years of EPROM and E2PROM experience to produce the highest levels of quality, reliability, and cost effectiveness. The MBM29F200TC/BC memory electrically erase the entire chip or all bits within a sector simultaneously via Fowler-Nordhiem tunneling. The bytes/words are programmed one byte/word at a time using the EPROM programming mechanism of hot electron injection.

## MBM29F200TC-55/-70/-90/MBM29F200BC-55/-70/-90

## FLEXIBLE SECTOR-ERASE ARCHITECTURE

- One 16 K byte, two 8 K bytes, one 32 K byte, and three 64 K bytes
- Individual-sector, multiple-sector, or bulk-erase capability
- Individual or multiple-sector protection is user definable.



## MBM29F200TC-55/-70-90/MBM29F200BC.-55/-70-90

## PRODUCT LINE UP

| Part No. |  | MBM29F200TC/MBM29F200BC |  |  |
| :--- | :--- | :---: | :---: | :---: |
| Ordering Part No. | $\mathrm{Vcc}=5.0 \mathrm{~V} \pm 5 \%$ | -55 | - | - |
|  | $\mathrm{V} \mathrm{cc}=5.0 \mathrm{~V} \pm 10 \%$ | - | -70 | -90 |
| Max. Address Access Time (ns) | 55 | 70 | 90 |  |
| Max. $\overline{\mathrm{CE}}$ Access Time (ns) | 55 | 70 | 90 |  |
| Max. $\overline{\mathrm{OE}}$ Access Time (ns) | 30 | 30 | 35 |  |

## BLOCK DIAGRAM



## MBM29F200TC-55/-70-90/MBM29F200BC.-55/-70-90

## CONNECTION DIAGRAMS

| TSOP (I) |  |  |  |  | SOP <br> (Top View) |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |  |
|  | (Marking Side) | 48 47 | $\sqsupseteq \frac{A_{16}}{\text { BYTE }}$ | N.C. | $1 \bigcirc 44$ | RESET |
| $\mathrm{A}_{13} \square 3$ |  | 46 | $\square \mathrm{Vss}$ | RY/ $\overline{B Y}$ | 243 | WE |
| $\mathrm{A}_{12} \square 4$ |  | 45 | $\square \mathrm{DQ}_{15} / \mathrm{A}-1$ | RY/B | $2 \quad 43$ | WE |
| $\mathrm{A}_{11} \square 5$ |  | 44 | $\square \mathrm{DQ}_{7}$ | N.C. | $3 \quad 42$ | $\mathrm{A}_{8}$ |
| $\mathrm{A}_{10} \square 6$ |  | 43 | $\square \mathrm{DQ}_{14}$ |  |  |  |
| A9 $\square$ |  | 42 | $\square \mathrm{DQ}_{6}$ | $\mathrm{A}_{7}$ | $4 \quad 41$ | A9 |
| $\mathrm{A}_{8} 8$ |  | 41 | $\square \mathrm{DQ}_{13}$ |  |  |  |
| N.C. 9 |  | 40 | $\square \mathrm{DQ}_{5}$ | $\mathrm{A}_{6}$ | 540 | $\mathrm{A}_{10}$ |
| N.C. $\square 10$ |  | 39 | $\square \mathrm{DQ}_{12}$ |  |  |  |
| WE $\square 11$ |  | 38 | $\square \mathrm{DQ}_{4}$ | A5 | $6 \quad 39$ | $A_{11}$ |
| RESET $\square 12$ | MBM29F200TC/MBM29F200BC | 37 | $\square \mathrm{Vcc}$ |  |  |  |
| N.C. $\square 13$ | Standard Pinout | 36 | $\rightleftharpoons \mathrm{DQ}_{11}$ | A4 | $7 \quad 38$ | $\mathrm{A}_{12}$ |
| N.C. 14 |  | 35 | $\square \mathrm{DQ}_{3}$ | $\mathrm{A}_{3}$ | 37 | $\mathrm{A}_{13}$ |
| RY/BY $\square 15$ |  | 34 | $\square \mathrm{DQ}_{10}$ |  | 37 | $A_{13}$ |
| N.C. $\square$ N.C. $\square 17$ |  | 33 | $\square \mathrm{DQ}_{2}$ | $\mathrm{A}_{2}$ | 96 | $\mathrm{A}_{14}$ |
| $\mathrm{A}_{7} \square 18$ |  | 31 | $\square \mathrm{DQ}_{1}$ |  |  |  |
| $\mathrm{A}_{6} 19$ |  | 30 | $\square \mathrm{DQ}_{8}$ |  | 1035 | A15 |
| $\mathrm{A}_{5} \square 20$ |  | 29 | $\square \mathrm{DQ}_{0}$ | Ao | $11 \quad 34$ | $\mathrm{A}_{16}$ |
| $\mathrm{A}_{4} \square 21$ |  | 28 | $\square$ OE |  |  |  |
| $\mathrm{A}_{3} \square$ <br> $\mathrm{~A}_{2} \square$ |  | 27 | ${ }^{\text {V }}$ CE | CE | 1233 | BYTE |
| $\mathrm{A}_{1} \square 24$ |  | 25 | $\mathrm{A}_{0}$ | Vss | $13 \quad 32$ | Vss |
|  | FPT-48P-M19 |  |  | OE | $14 \quad 31$ | DQ15/A-1 |
| $\mathrm{A}_{1}-2^{24}$ $\mathrm{~A}_{2}$ 23 | (Marking Side) | 25 | $\square \frac{A_{0}}{C E}$ | DQo | 1530 | DQ7 |
| $\mathrm{A}_{2} \square$ <br> $\mathrm{~A}_{3} \square$ <br> $\mathrm{~A}_{4}$ |  | 26 | $\begin{aligned} & \overline{\mathrm{CE}} \\ & \hline \mathrm{~V} \text { ss } \end{aligned}$ | DQ8 | $16 \quad 29$ | DQ14 |
| $\mathrm{A}_{4} \square 21$ |  | 28 | $\square \overline{O E}$ | DQ1 | $17 \quad 28$ |  |
| $\mathrm{A}_{5} \square 20$ |  | 29 | $\square \mathrm{DQ}_{0}$ |  | 17 28 | DQ6 |
| $\mathrm{A}_{6} \square 19$ |  | 30 | $\square$ DQ8 | DQ9 | $18 \quad 27$ | DQ13 |
| $\mathrm{A}^{\text {¢ }} \square 18$ |  | 31 | $\square \mathrm{DQ}_{1}$ |  |  |  |
| N.C. $\square$ N.C. 17 16 |  | 32 | $\square \mathrm{DQ}_{9}$ | DQ2 | $19 \quad 26$ | DQ5 |
| RY/BY. ${ }_{15}^{16}$ |  | 33 34 | $\square \mathrm{DQ}^{\text {a }}$ | DQ10 | 2025 |  |
| N.C. 14 |  | 35 | - $\mathrm{DQ}_{3}$ |  |  | DQ12 |
| N.C. $\square 13$ | MBM29F200TC/MBM29F200BC | 36 | $\square \mathrm{DQ}_{11}$ | DQ3 | $21 \quad 24$ | $\mathrm{DQ}_{4}$ |
| RESET $\square 12$ | Reverse Pinout | 37 | $\square \mathrm{Vcc}$ |  |  |  |
| WE ${ }^{11}$ |  | 38 | $\square \mathrm{DQ}_{4}$ | DQ11 | $22 \quad 23$ | Vcc |
| N.C. 10 |  | 39 | $\square \mathrm{DQ}_{12}$ |  |  |  |
| N.C. 9 |  | 40 | $\square \mathrm{DQ}_{5}$ |  | FPT-44P-M16 |  |
| $\mathrm{A}_{8} \square 8$ |  | 41 | $\square \mathrm{DQ}_{13}$ |  |  |  |
| A9 $\square 7$ |  | 42 | $\square \mathrm{DQ}_{6}$ |  |  |  |
| $\mathrm{A}_{10} \square 6$ |  | 43 | $\square \mathrm{DQ}_{14}$ |  |  |  |
| $\mathrm{A}_{11} \square 5$ |  | 44 | $\square \mathrm{DQ}_{7}$ |  |  |  |
| $\mathrm{A}_{12} \square 4$ |  | 45 | $\square \mathrm{DQ}_{15} / \mathrm{A}-1$ |  |  |  |
| $\mathrm{A}_{13} \square 3$ |  | 46 | $\square \mathrm{V}$ ss |  |  |  |
| $\mathrm{A}_{14} \square 2$ |  | 47 | $\square$ BYTE |  |  |  |
| $\mathrm{A}_{15} \square 1 \bigcirc$ |  | 48 | $\square A_{16}$ |  |  |  |
|  | FPT-48P-M20 |  |  |  |  |  |

## MBM29F200TC-55/-70/-90/MBM29F200BC-55/-70/-90

## LOGIC SYMBOL



Table 1 MBM29F200TC/BC Pin Configuration

| Pin | Function |
| :---: | :--- |
| $\mathrm{A}_{-1}$, Ao to A16 | Address Inputs |
| DQo to DQ15 | Data Inputs/Outputs |
| $\overline{\mathrm{CE}}$ | Chip Enable |
| $\overline{\mathrm{OE}}$ | Output Enable |
| $\overline{\mathrm{WE}}$ | Write Enable |
| RY/ $\overline{\mathrm{BY}}$ | Ready-Busy Output |
| $\overline{\text { RESET }}$ | Hardware Reset Pin/ <br> Temporary Sector Unprotection |
| $\overline{\mathrm{BYTE}}$ | Selects 8-bit or 16-bit mode |
| N.C. | No Internal Connection |
| Vss | Device Ground |
| Vcc | Device Power Supply |

## MBM29F200TC-55/-70/90/MBM29F200BC-55/-70/-90

## ORDERING INFORMATION

## Standard Products

Fujitsu standard products are available in several packages. The order number is formed by a combination of:


## MBM29F200TC-55/-70/-90/MBM29F200BC-55/-70/-90

Table 2 MBM29F200TC/BC User Bus Operation ( $\overline{\mathrm{BYTE}}=\mathrm{V}_{\mathbf{H}}$ )

| Operation | $\overline{C E}$ | $\overline{\mathrm{OE}}$ | $\overline{W E}$ | A0 | $\mathrm{A}_{1}$ | A6 | A9 | $\begin{gathered} \mathrm{DQ}_{0} \text { to } \\ \mathrm{DQ}_{15} \end{gathered}$ | RESET |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Auto-Select Manufacturer Code (1) | L | L | H | L | L | L | VID | Code | H |
| Auto-Select Device Code (1) | L | L | H | H | L | L | VID | Code | H |
| Read (3) | L | L | H | $\mathrm{A}_{0}$ | $\mathrm{A}_{1}$ | $\mathrm{A}_{6}$ | A9 | Dout | H |
| Standby | H | X | X | X | X | X | X | HIGH-Z | H |
| Output Disable | L | H | H | X | X | X | X | HIGH-Z | H |
| Write | L | H | L | A0 | $\mathrm{A}_{1}$ | $\mathrm{A}_{6}$ | A9 | Din | H |
| Enable Sector Protection (2) | L | VID | $\longleftarrow$ | L | H | L | VID | X | H |
| Verify Sector Protection (2) | L | L | H | L | H | L | VID | Code | H |
| Temporary Sector Unprotection | X | X | X | X | X | X | X | X | VID |
| Reset (Hardware)/Standby | X | X | X | X | X | X | X | HIGH-Z | L |

Table 3 MBM29F200TC/BC User Bus Operation ( $\overline{\text { BYTE }}=\mathrm{V}_{\mathrm{L}}$ )

| Operation | CE | OE | WE | $\mathrm{DQ}_{15}$ | A0 | $\mathrm{A}_{1}$ | A6 | A9 | DQ ${ }_{0}$ to $\mathrm{DQ}_{7}$ | RESET |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Auto-Select Manufacturer Code (1) | L | L | H | L | L | L | L | VID | Code | H |
| Auto-Select Device Code (1) | L | L | H | L | H | L | L | VID | Code | H |
| Read (3) | L | L | H | A-1 | A0 | $\mathrm{A}_{1}$ | $\mathrm{A}_{6}$ | A9 | Dout | H |
| Standby | H | X | X | X | X | X | X | X | HIGH-Z | H |
| Output Disable | L | H | H | X | X | X | X | X | HIGH-Z | H |
| Write | L | H | L | A-1 | A0 | $\mathrm{A}_{1}$ | $\mathrm{A}_{6}$ | A9 | Din | H |
| Enable Sector Protection (2) | L | VII | Ч | L | L | H | L | VID | X | H |
| Verify Sector Protection (2) | L | L | H | L | L | H | L | VID | Code | H |
| Temporary Sector Unprotection | X | X | X | X | X | X | X | X | X | VID |
| Reset (Hardware)/Standby | X | X | X | X | X | X | X | X | HIGH-Z | L |

Legend: $L=V_{I L}, H=V_{I H}, X=V_{I L}$ or $V_{I H}, ~ \sqcup=$ Pulse input. See DC Characteristics for voltage levels.
Notes: 1. Manufacturer and device codes may also be accessed via a command register write sequence. Refer to Table 7.
2. Refer to the section on Sector Protection.
3. $\overline{W E}$ can be $V_{I L}$ if $\overline{O E}$ is $V_{I L}, \overline{O E}$ at $V_{I H}$ initiates the write operations.

## MBM29F200TC-55/-70/-90/MBM29F200BC-55/-70/-90

## FUNCTIONAL DESCRIPTION

## Read Mode

The MBM29F200TC/BC has two control functions which must be satisfied in order to obtain data at the outputs. $\overline{\mathrm{CE}}$ is the power control and should be used for a device selection. $\overline{\mathrm{OE}}$ is the output control and should be used to gate data to the output pins if a device is selected.

Address access time (tacc) is equal to the delay from stable addresses to valid output data. The chip enable access time (tcE) is the delay from stable addresses and stable $\overline{\mathrm{CE}}$ to valid data at the output pins. The output enable access time is the delay from the falling edge of $\overline{\mathrm{OE}}$ to valid data at the output pins (Assuming the addresses have been stable for at least tacc - tce time).

## Standby Mode

There are two ways to implement the standby mode on the MBM29F200TC/BC devices, one using both the $\overline{\mathrm{CE}}$ and RESET pins; the other via the RESET pin only.

When using both pins, a CMOS standby mode is achieved with $\overline{\mathrm{CE}}$ and $\overline{\mathrm{RESET}}$ inputs both held at $\mathrm{V}_{\mathrm{cc}} \pm 0.3 \mathrm{~V}$. Under this condition the current consumed is less than $5 \mu \mathrm{~A}$ max. A TTL standby mode is achieved with $\overline{\mathrm{CE}}$ and RESET pins held at $\mathrm{V}_{\boldsymbol{I}}$. Under this condition the current is reduced to approximately 1 mA . During Embedded Algorithm operation, $\mathrm{V}_{\mathrm{Cc}}$ Active current (Iccz) is required even $\overline{\mathrm{CE}}=\mathrm{V}_{\mathrm{IH}}$. The device can be read with standard access time (tcE) from either of these standby modes.
 ( $\overline{\mathrm{CE}}=$ " H " or "L"). Under this condition the current is consumed is less than $5 \mu \mathrm{~A}$ max. A TTL standby mode is achieved with RESET pin held at $\mathrm{V}_{\mathrm{IL}}$, ( $\overline{\mathrm{CE}}=$ " H " or "L"). Under this condition the current required is reduced to approximately 1 mA . Once the RESET pin is taken high, the device requires $\mathrm{t}_{\text {RH }}$ of wake up time before outputs are valid for read access.

In the standby mode the outputs are in the high impedance state, independent of the $\overline{\mathrm{OE}}$ input.

## Output Disable

With the $\overline{\mathrm{OE}}$ input at a logic high level $\left(\mathrm{V}_{\mathrm{H}}\right)$, output from the device is disabled. This will cause the output pins to be in a high impedance state.

## Autoselect

The autoselect mode allows the reading out of a binary code from the device and will identify its manufacturer and type. This mode is intended for use by programming equipment for the purpose of automatically matching the devices to be programmed with its corresponding programming algorithm. This mode is functional over the entire temperature range of the device.

To activate this mode, the programming equipment must force $\mathrm{V}_{\mathrm{ID}}(11.5 \mathrm{~V}$ to 12.5 V ) on address pin A . Two identifier bytes may then be sequenced from the devices outputs by toggling address $\mathrm{A}_{0}$ from $\mathrm{V}_{\text {IL }}$ to $\mathrm{V}_{\boldsymbol{1}}$. All addresses are don't cares except $A_{0}, A_{1}$ and $A_{6}$ ( $A_{-1}$ ) (See Tables 4.1).

The manufacturer and device codes may also be read via the command register, for instances when the MBM29F200TC/BC is erased or programmed in a system without access to high voltage on the A9 pin. The command sequence is illustrated in Table 7 (refer to Autoselect Command section).
$\mathrm{A}_{0}=\mathrm{V}_{\text {IL }}$ represents the manufacturer's code (Fujitsu $=04 \mathrm{H}$ ) and $\mathrm{A}_{0}=\mathrm{V}_{\text {IH }}$ the device identifier code (MBM29F200TC $=51 \mathrm{H}$ and MBM29F200BC $=57 \mathrm{H}$ for $\times 8$ mode; MBM29F200TC $=2251 \mathrm{H}$ and MBM29F200BC $=2257 \mathrm{H}$ for $\times 16$ mode). These two bytes/words are given in the tables 4.1 and 4.2. All identifiers for manufacturer and device will exhibit odd parity with $\mathrm{DQ}_{7}$ defined as the parity bit. In order to read the proper device codes when executing the autoselect, A $A_{1}$ must be VIL (See Tables 4.1 and 4.2).

Table 4.1 MBM29F200TC/BC Sector Protection Verify Autoselect Codes

| Type |  |  | $\mathrm{A}_{12}$ to $\mathrm{A}_{16}$ | A6 | $\mathrm{A}_{1}$ | A0 | A- ${ }^{* 1}$ | $\begin{aligned} & \text { Code } \\ & \text { (HEX) } \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Manufacturer's Code |  |  | X | VIL | VIL | VIL | VIL | 04H |
| Device Code | MBM29F200TC | Byte | X | VIL | VIL | VIH | VIL | 51H |
|  |  | Word |  |  |  |  | X | 2251H |
|  | MBM29F200BC | Byte | X | VIL | VIL | VIH | VIL | 57H |
|  |  | Word |  |  |  |  | X | 2257H |
| Sector Protection |  |  | Sector Addresses | VII | VIH | VIL | VIL | $01 \mathrm{H}^{* 2}$ |

*1: A-1 is for Byte mode.
*2: Outputs 01 H at protected sector addresses and outputs 00 H at unprotected sector addresses.
Table 4.2 Expanded Autoselect Code Table

|  | Type | Code | DQ ${ }_{15}$ | DQ ${ }_{14}$ | $\mathrm{DQ}_{13}$ | $\mathrm{DQ}_{12}$ | DQ 11 | DQ ${ }_{10}$ | DQ9 | DQ ${ }_{8}$ | DQ | DQ | DQ | DQ | $\mathrm{DQ}_{3}$ | DQ | DQ | DQ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Manufacturer's Code |  | H | A-1/0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 |
| Device Code | MBM29F200TC (B) <br> (W) | $\begin{array}{r} 51 \mathrm{H} \\ 2251 \\ \mathrm{H} \end{array}$ | $\begin{array}{\|c} \text { A-1 } \\ 0 \end{array}$ | $\left\lvert\, \begin{gathered} \mathrm{HI}-\mathrm{Z} \\ 0 \end{gathered}\right.$ | $\begin{gathered} \mathrm{HI}-\mathrm{Z} \\ 1 \end{gathered}$ | $\begin{gathered} \mathrm{HI}-\mathrm{Z} \\ 0 \end{gathered}$ | $\begin{gathered} \mathrm{HI}-\mathrm{Z} \\ 0 \end{gathered}$ | $\begin{gathered} \mathrm{HI}-\mathrm{Z} \\ 0 \end{gathered}$ | $\begin{gathered} \mathrm{HI}-\mathrm{Z} \\ 1 \end{gathered}$ | $\begin{gathered} \mathrm{HI}-\mathrm{Z} \\ 0 \end{gathered}$ | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 1 \\ & 1 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 1 \\ & 1 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ | 1 |
|  | MBM29F200BC <br> (B) <br> (W) | 57 H 2257 H | $\begin{array}{\|c} \text { A-1 } \\ 0 \end{array}$ | $\left\lvert\, \begin{gathered} \mathrm{HI}-\mathrm{Z} \\ 0 \end{gathered}\right.$ | $\begin{gathered} \mathrm{HI}-\mathrm{Z} \\ 1 \end{gathered}$ | $\begin{gathered} \mathrm{HI}-\mathrm{Z} \\ 0 \end{gathered}$ | $\begin{gathered} \mathrm{HI}-\mathrm{Z} \\ 0 \end{gathered}$ | $\begin{gathered} \mathrm{HI}-\mathrm{Z} \\ 0 \end{gathered}$ | $\begin{gathered} \mathrm{HI}-\mathrm{Z} \\ 1 \end{gathered}$ | $\begin{gathered} \mathrm{HI}-\mathrm{Z} \\ 0 \end{gathered}$ | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ | $1$ | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 1 \\ & 1 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 1 \\ & 1 \end{aligned}$ | $\begin{aligned} & 1 \\ & 1 \end{aligned}$ | 1 |
| Sector Protection |  | 01H | A-1/0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |

(B): Byte mode
(W): Word mode

## Write

Device erasure and programming are accomplished via the command register. The contents of the register serve as inputs to the internal state machine. The state machine outputs dictate the function of the device.

The command register itself does not occupy any addressable memory location. The register is a latch used to store the commands, along with the address and data information needed to execute the command. The command register is written by bringing $\overline{\mathrm{WE}}$ to $\mathrm{V}_{\mathrm{IL}}$, while $\overline{\mathrm{CE}}$ is at $\mathrm{V}_{\mathrm{IL}}$ and $\overline{\mathrm{OE}}$ is at $\mathrm{V}_{\mathrm{IH}}$. Addresses are latched on the falling edge of $\overline{\mathrm{WE}}$ or $\overline{\mathrm{CE}}$, whichever happens later; while data is latched on the rising edge of $\overline{\mathrm{WE}}$ or $\overline{\mathrm{CE}}$, whichever happens first. Standard microprocessor write timings are used.
Refer to AC Write Characteristics and the Erase/Programming Waveforms for specific timing parameters.

## Sector Protection

The MBM29F200TC/BC features hardware sector protection. This feature will disable both program and erase operations in any number of sectors ( 0 through 6 ). The sector protection feature is enabled using programming equipment at the user's site. The device is shipped with all sectors unprotected.

## MBM29F200TC-55/-70/-90/MBM29F200BC-55/-70/-90

To activate this mode, the programming equipment must force $\mathrm{V}_{\mathrm{ID}}$ on address pin $\mathrm{A}_{9}$ and control pin $\overline{\mathrm{OE}}$, (suggest $\mathrm{V}_{10}=11.5 \mathrm{~V}$ ), $\overline{\mathrm{CE}}=\mathrm{V}_{\mathrm{IL}}$, and $\mathrm{A}_{6}=\mathrm{V}_{\mathrm{IL}}$. The sector addresses ( $\mathrm{A}_{16}, \mathrm{~A}_{15}, \mathrm{~A}_{14}, \mathrm{~A}_{13}$, and $\mathrm{A}_{12}$ ) should be set to the sector to be protected. Tables 5 and 6 define the sector address for each of the seven (7) individual sectors. Programming of the protection circuitry begins on the falling edge of the $\overline{W E}$ pulse and is terminated with the rising edge of the same. Sector addresses must be held constant during the $\overline{W E}$ pulse. Refer to Figures 16 and 23 for sector protection waveforms and algorithm.

To verify programming of the protection circuitry, the programming equipment must force $\mathrm{V}_{\text {ID }}$ on address pin $\mathrm{A}_{9}$ with $\overline{C E}$ and $\overline{O E}$ at $V_{\text {IL }}$ and $\overline{W E}$ at $V_{1 H}$. Scanning the sector addresses ( $A_{16}, A_{15}, A_{14}, A_{13}$, and $A_{12}$ ) while ( $A_{6}, A_{1}$, $\left.A_{0}\right)=(0,1,0)$ will produce a logical " 1 " code at device output $D Q_{0}$ for a protected sector. Otherwise the devices will produce $00 H$ for unprotected sector. In this mode, the lower order addresses, except for $A_{0}, A_{1}$, and $A_{6}$ are don't care. Address locations with $\mathrm{A}_{1}=\mathrm{V}_{\mathrm{IL}}$ are reserved for Autoselect manufacturer and device codes. A-1 requires to apply to VIL on byte mode.

It is also possible to determine if a sector is protected in the system by writing an Autoselect command. Performing a read operation at the address location XX02H, where the higher order addresses ( $\mathrm{A}_{16}, \mathrm{~A}_{15}, \mathrm{~A}_{14}, \mathrm{~A}_{13}$, and $\mathrm{A}_{12}$ ) are the desired sector address will produce a logical "1" at DQ ${ }_{0}$ for a protected sector. See Tables 4.1 and 4.2 for Autoselect codes.

## Temporary Sector Unprotection

This feature allows temporary unprotection of previously protected sectors of the MBM29F200TC/BC device in order to change data. The Sector Unprotection mode is activated by setting the RESET pin to high voltage ( 12 V ). During this mode, formerly protected sectors can be programmed or erased by selecting the sector addresses. Once the 12 V is taken away from the RESET pin, all the previously protected sectors will be protected again. Refer to Figures 17 and 24.

## MBM29F200TC-55/-70-90/MBM29F200BC-55/70-90

Table 5 Sector Address Tables (MBM29F200TC)

| Sector <br> Address | $\mathbf{A}_{16}$ | $\mathbf{A}_{15}$ | $\mathbf{A}_{14}$ | $\mathbf{A}_{13}$ | $\mathbf{A}_{12}$ | Address Range |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SA0 | 0 | 0 | $X$ | $X$ | $X$ | 00000 h to 0FFFFh |
| SA1 | 0 | 1 | $X$ | $X$ | $X$ | 10000 h to 1FFFFh |
| SA2 | 1 | 0 | $X$ | $X$ | $X$ | 20000 h to 2FFFFh |
| SA3 | 1 | 1 | 0 | $X$ | $X$ | 30000 h to 37FFFh |
| SA4 | 1 | 1 | 1 | 0 | 0 | 38000 h to 39FFFh |
| SA5 | 1 | 1 | 1 | 0 | 1 | 3A000h to 3BFFFh |
| SA6 | 1 | 1 | 1 | 1 | $X$ | 3C000h to 3FFFFh |

Table 6 Sector Address Tables (MBM29F200BC)

| Sector <br> Address | $\mathbf{A}_{16}$ | $\mathbf{A}_{15}$ | $\mathbf{A}_{14}$ | $\mathbf{A}_{13}$ | $\mathbf{A}_{12}$ | Address Range |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SA0 | 0 | 0 | 0 | 0 | $X$ | 00000 h to 03FFFh |
| SA1 | 0 | 0 | 0 | 1 | 0 | 04000 h to 05FFFh |
| SA2 | 0 | 0 | 0 | 1 | 1 | 06000 h to 07FFFh |
| SA3 | 0 | 0 | 1 | $X$ | $X$ | 08000 h to 0FFFFh |
| SA4 | 0 | 1 | $X$ | $X$ | $X$ | 10000 h to $1 F F F F h$ |
| SA5 | 1 | 0 | $X$ | $X$ | $X$ | 20000 h to 2FFFFh |
| SA6 | 1 | 1 | $X$ | $X$ | $X$ | 30000h to 3FFFFh |

## MBM29F200TC-55/-70/-90/MBM29F200BC-55/-70/-90

Table 7 MBM29F200TC/BC Command Definitions

| Command Sequence |  | Bus Cycles Req'd | First Bus Write Cycle |  | SecondBusWrite Cycle |  | Third Bus Write Cycle |  | Fourth Bus Read/Write Cycle |  | Fifth Bus Write Cycle |  | Sixth Bus Write Cycle |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Addr | Data | Addr | Data | Addr | Data | Addr | Data | Addr | Data | Addr | Data |
| Read/Reset | $\begin{array}{\|l\|} \hline \text { Word } \\ \hline \text { Byte } \\ \hline \end{array}$ |  | 1 | XXXH | FOH | - | - | - | - | - | - | - | - | - | - |
| Read/Reset | $\begin{array}{\|l\|} \hline \text { Word } \\ \hline \text { Byte } \\ \hline \end{array}$ | 3 | $\begin{array}{\|c\|} \hline 555 \mathrm{H} \\ \hline \text { AAAH } \\ \hline \end{array}$ | AAH |  | 55H | $\begin{array}{\|l} \hline 555 \mathrm{H} \\ \hline \text { AAAH } \end{array}$ | FOH | RA | RD | - | - | - | - |
| Autoselect | $\begin{array}{\|l\|} \hline \text { Word } \\ \hline \text { Byte } \\ \hline \end{array}$ | 3 | $\begin{array}{\|c\|} \hline 555 \mathrm{H} \\ \hline \text { AAAH } \end{array}$ | AAH |  | 55H | $\begin{array}{\|l} \hline 555 \mathrm{H} \\ \hline \text { AAAH } \end{array}$ | 90H | - | - | - | - | - | - |
| Program | $\begin{array}{\|l\|} \hline \text { Word } \\ \hline \text { Byte } \\ \hline \end{array}$ | 4 | $\begin{array}{\|c\|} \hline 555 \mathrm{H} \\ \hline \text { AAAH } \end{array}$ | AAH |  | 55H | $\begin{array}{\|l} \hline 555 \mathrm{H} \\ \hline \text { AAAH } \end{array}$ | AOH | PA | PD | - | - | - | - |
| Chip Erase | $\begin{array}{\|l\|} \hline \text { Word } \\ \hline \text { Byte } \\ \hline \end{array}$ | 6 |  | AAH |  | 55H | $\begin{array}{\|l} \hline 555 \mathrm{H} \\ \hline \text { AAAH } \end{array}$ | 80H | $\begin{array}{\|c\|} \hline 555 \mathrm{H} \\ \hline \text { AAAH } \\ \hline \end{array}$ | AAH |  | 55H | $\begin{array}{\|l\|l\|} \hline 555 \mathrm{H} \\ \hline \text { AAAH } \end{array}$ | 10H |
| Sector <br> Erase | Word | 6 | 555H | AAH | 2AAH | 55H | $\begin{array}{\|l} \hline 555 \mathrm{H} \\ \hline \text { AAAH } \\ \hline \end{array}$ | 80H | $\begin{array}{\|c\|} \hline 555 \mathrm{H} \\ \hline \text { AAAH } \\ \hline \end{array}$ | AAH | 2AAH | 55H | SA | 30H |
| Sector Erase Suspend |  |  | Erase can be suspended during sector erase with Addr ("H" or "L"). Data (B0H) |  |  |  |  |  |  |  |  |  |  |  |
| Sector Erase Resume |  |  | Erase can be resumed after suspend with Addr ("H" or "L"). Data (30H) |  |  |  |  |  |  |  |  |  |  |  |

Notes: 1. Address bits $\mathrm{A}_{16}$ to $\mathrm{A}_{11}=\mathrm{X}=$ " H " or " L " for all address commands except or Program Address (PA) and Sector Address (SA).
2. Bus operations are defined in Tables 2 and 3.
3. $R A=$ Address of the memory location to be read.

PA = Address of the memory location to be programmed. Addresses are latched on the falling edge of the WE pulse.
$S A=$ Address of the sector to be erased. The combination of $A_{16}, A_{15}, A_{14}, A_{13}$, and $A_{12}$ will uniquely select any sector.
4. $R D=$ Data read from location RA during read operation.
$P D=$ Data to be programmed at location PA. Data is latched on the falling edge of $\overline{W E}$.
5. The system should generate the following address patterns:

Word Mode: 555H or 2AAH to addresses $\mathrm{A}_{0}$ to $\mathrm{A}_{10}$
Byte Mode: AAAH or 555H to addresses A-1 to A10
6. Both Read/Reset commands are functionally equivalent, resetting the device to the read mode.

## Command Definitions

Device operations are selected by writing specific address and data sequences into the command register. Writing incorrect address and data values or writing them in the improper sequence will reset the device to the read mode. Table 7 defines the valid register command sequences. Note that the Erase Suspend ( BOH ) and Erase Resume ( 30 H ) commands are valid only while the Sector Erase operation is in progress. Moreover both Read/Reset commands are functionally equivalent, resetting the device to the read mode. Please note that commands are always written at $\mathrm{DQ}_{0}$ to $\mathrm{DQ}_{7}$ and $\mathrm{DQ}_{8}$ to $\mathrm{DQ}_{15}$ bits are ignored.

## Read/Reset Command

The read or eset operation is initiated by writing the read/reset command sequence into the command register. Microprocessor read cycles retrieve array data from the memory. The devices remain enabled for reads until the command register contents are altered.

## MBM29F200TC-55/-70/-90/MBM29F200BC-55/-70/-90

The device will automatically power-up in the read/reset state. In this case, a command sequence is not required to read data. Standard microprocessor read cycles will retrieve array data. This default value ensures that no spurious alteration of the memory content occurs during the power transition. Refer to the AC Read Characteristics and Waveforms for the specific timing parameters.

## Autoselect Command

Flash memories are intended for use in applications where the local CPU alters memory contents. As such, manufacture and device codes must be accessible while the devices reside in the target system. PROM programmers typically access the signature codes by raising $\mathrm{A}_{\mathrm{g}}$ to a high voltage. However, multiplexing high voltage onto the address lines is not generally desired system design practice.

The device contains an autoselect command operation to supplement traditional PROM programming methodology. The operation is initiated by writing the autoselect command sequence into the command register. Following the command write, a read cycle from address XX00H retrieves the manufacture code of 04 H . A read cycle from address XX01H for $\times 16$ (XX02H for $\times 8$ ) returns the device code (MBM29F200TC $=51 \mathrm{H}$ and MBM29F200BC $=57 \mathrm{H}$ for $\times 8$ mode; MBM29F200TC $=2251 \mathrm{H}$ and MBM29F200BC $=2257 \mathrm{H}$ for $\times 16$ mode $)$.
(See Tables 4.1 and 4.2.)
All manufacturer and device codes will exhibit odd parity with $\mathrm{DQ}_{7}$ defined as the parity bit.
Scanning the sector addresses ( $A_{16}, A_{15}, A_{14}, A_{13}$, and $A_{12}$ ) while ( $\left.A_{6}, A_{1}, A_{0}\right)=(0,1,0)$ will produce a logical " 1 " at device output DQ for a protected sector. The programming verification should be perform margin mode on the protected sector (See Tables 2 and 3).

To terminate the operation, it is necessary to write the read/reset command sequence into the register and also to write the autoselect command during the operation, execute it after writing read/reset command sequence.

## Byte/Word Programming

The device is programmed on a byte-by-byte (or word-by-word) basis. Programming is a four bus cycle operation. There are two "unlock" write cycles. These are followed by the program set-up command and data write cycles. Addresses are latched on the falling edge of $\overline{C E}$ or $\overline{W E}$, whichever happens later and the data is latched on the rising edge of $\overline{\mathrm{CE}}$ or $\overline{\mathrm{WE}}$, whichever happens first. The rising edge of $\overline{\mathrm{CE}}$ or $\overline{\mathrm{WE}}$ (whichever happens first) begins programming. Upon executing the Embedded Program ${ }^{\text {TM }}$ Algorithm command sequence the system is not required to provide further controls or timings. The device will automatically provide adequate internally generated program pulses and verify the programmed cell margin.

The automatic programming operation is completed when the data on $\mathrm{DQ}_{7}$ is equivalent to data written to this bit at which time the devices return to the read mode and addresses are no longer latched (see Table 8, Hardware Sequence Flags) Therefore, the devices require that a valid address to the devices be supplied by the system at this particular instance of time. Hence, Data Polling must be performed at the memory location which is being programmed.
Any commands written to the chip during this period will be ignored. If hardware reset occurs during the programming operation, it is impossible to guarantee the data are being written.
Programming is allowed in any sequence and across sector boundaries. Beware that a data "0" cannot be programmed back to a " 1 ". Attempting to do so may either hang up the device or result in an apparent success according to the data polling algorithm but a read from read/reset mode will show that the data is still " 0 ". Only erase operations can convert " 0 "s to " 1 "s.

Figure 19 illustrates the Embedded Programming Algorithm using typical command strings and bus operations.

## Chip Erase

Chip erase is a six bus cycle operation. There are two "unlock" write cycles. These are followed by writing the "set-up" command. Two more "unlock" write cycles are then followed by the chip erase command.

## MBM29F200TC-55/70-90/MBM29F200BC-55/70-90

Chip erase does not require the user to program the device prior to erase. Upon executing the Embedded Erase ${ }^{\mathrm{TM}}$ Algorithm command sequence the device will automatically program and verify the entire memory for an all zero data pattern prior to electrical erase. The system is not required to provide any controls or timings during these operations.
The automatic erase begins on the rising edge of the last $\overline{W E}$ pulse in the command sequence and terminates when the data on DQ7 is " 1 " (see Write Operation Status section) at which time the device returns to read the mode.

Figure 20 illustrates the Embedded Erase Algorithm using typical command strings and bus operations.

## Sector Erase

Sector erase is a six bus cycle operation. There are two "unlock" write cycles. These are followed by writing the "set-up" command. Two more "unlock" write cycles are then followed by the sector erase command. The sector address (any address location within the desired sector) is latched on the falling edge of $\overline{W E}$, while the command (Data $=30 \mathrm{H}$ ) is latched on the rising edge of $\overline{\mathrm{WE}}$. After time-out of $50 \mu \mathrm{~s}$ from the rising edge of the last sector erase command, the sector erase operation will begin.
Multiple sectors may be erased concurrently by writing the six bus cycle operations on Table 7. This sequence is followed with writes of the Sector Erase command to addresses in other sectors desired to be concurrently erased. The time between writes must be less than $50 \mu$ s otherwise that command will not be accepted and erasure will start. It is recommended that processor interrupts be disabled during this time to guarantee this condition. The interrupts can be re-enabled after the last Sector Erase command is written. A time-out of $50 \mu \mathrm{~s}$ from the rising edge of the last $\overline{W E}$ will initiate the execution of the Sector Erase command(s). If another falling edge of the $\overline{\mathrm{WE}}$ occurs within the $50 \mu \mathrm{~s}$ time-out window the timer is reset. (Monitor DQ ${ }_{3}$ to determine if the sector erase timer window is still open, see section DQ ${ }_{3}$, Sector Erase Timer.) Any command other than Sector Erase or Erase Suspend during this time-out period will reset the devices to the read mode, ignoring the previous command string. Resetting the device once execution has begun will corrupt the data in that sector. In that case, restart the erase on those sectors and allow them to complete. (Refer to the Write Operation Status section for Sector Erase Timer operation.) Loading the sector erase buffer may be done in any sequence and with any number of sectors (0 to 6).
Sector erase does not require the user to program the devices prior to erase. The device automatically programs all memory locations in the sector(s) to be erased prior to electrical erase. When erasing a sector or sectors the remaining unselected sectors are not affected. The system is not required to provide any controls or timings during these operations.

The automatic sector erase begins after the $50 \mu \mathrm{~s}$ time out from the rising edge of the $\overline{\mathrm{WE}}$ pulse for the last sector erase command pulse and terminates when the data on DQ7 is " 1 " (see Write Operation Status section) at which time the device returns to the read mode. Data polling must be performed at an address within any of the sectors being erased.
Figure 20 illustrates the Embedded Erase Algorithm using typical command strings and bus operations.

## Erase Suspend

The Erase Suspend command allows the user to interrupt a Sector Erase operation and then perform data reads from or programs to a sector not being erased. This command is applicable ONLY during the Sector Erase operation which includes the time-out period for sector erase. The Erase Suspend command will be ignored if written during the Chip Erase operation or Embedded Program Algorithm. Writting the Erase Suspend command during the Sector Erase time-out results in immediate termination of the time-out period and suspension of the erase operation.
Writing the Erase Resume command resumes the erase operation. The addresses are "don't cares" when writing the Erase Suspend or Erase Resume command.

## MBM29F200TC-55/-70-90/MBM29F200BC.-55/70-90


#### Abstract

When the Erase Suspend command is written during the Sector Erase operation, the device will take a maximum of $20 \mu \mathrm{~s}$ to suspend the erase operation. When the device has entered the erase-suspended mode, the RY/ $\overline{\mathrm{BY}}$ output pin and the $\mathrm{DQ}_{7}$ bit will be at logic " 1 ", and $\mathrm{DQ}_{6}$ will stop toggling. The user must use the address of the erasing sector for reading $D Q_{6}$ and $D Q_{7}$ to determine if the erase operation has been suspended. Further writes of the Erase Suspend command are ignored.

When the erase operation has been suspended, the device defaults to the erase-suspend-read mode. Reading data in this mode is the same as reading from the standard read mode except that the data must be read from sectors that have not been erase-suspended. Successively reading from the erase-suspended sector while the device is in the erase-suspend-read mode will cause $\mathrm{DQ}_{2}$ to toggle. (See the section on $\mathrm{DQ}_{2}$ ).

After entering the erase-suspend-read mode, the user can program the device by writing the appropriate command sequence for Program. This program mode is known as the erase-suspend-program mode. Again, programming in this mode is the same as programming in the regular Program mode except that the data must be programmed to sectors that are not erase-suspended. Successively reading from the erase-suspended sector while the device is in the erase-suspend-program mode will cause $\mathrm{DQ}_{2}$ to toggle. The end of the erase-suspended program operation is detected by the RY/BY output pin, Data polling of DQ7, or by the Toggle Bit I (DQ6) which is the same as the regular Program operation. Note that DQ ${ }_{7}$ must be read from the program address while $\mathrm{DQ}_{6}$ can be read from any address. To resume the operation of Sector Erase, the Resume command $(30 \mathrm{H})$ should be written. Any further writes of the Resume command at this point will be ignored. Another Erase Suspend command can be written after the chip has resumed erasing.


## Write Operation Status

Table 8 Hardware Sequence Flags

| Status |  |  | DQ ${ }_{7}$ | DQ ${ }_{6}$ | DQ5 | DQ ${ }^{\text {a }}$ | DQ2 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| In Progress | Embedded Program Algorithm |  | $\overline{\mathrm{DQ}}_{7}$ | Toggle | 0 | 0 | 1 |
|  | Embedded Erase Algorithm |  | 0 | Toggle | 0 | 1 | Toggle |
|  | Erase <br> Suspended <br> Mode | Erase Suspend Read (Erase Suspended Sector) | 1 | 1 | 0 | 0 | Toggle |
|  |  | Erase Suspend Read (Non-Erase Suspended Sector) | Data | Data | Data | Data | Data |
|  |  | Erase Suspend Program (Non-Erase Suspended Sector) | $\overline{\mathrm{DQ}}_{7}$ | Toggle (Note 1) | 0 | 0 | (Note 2) |
| Exceeded <br> Time <br> Limits | Embedded Program Algorithm |  | $\overline{\mathrm{DQ}}_{7}$ | Toggle | 1 | 0 | 1 |
|  | Embedded Erase Algorithm |  | 0 | Toggle | 1 | 1 | N/A |
|  | Erase <br> Suspended <br> Mode | Erase Suspend Program (Non-Erase Suspended Sector) | $\overline{\mathrm{DQ}}_{7}$ | Toggle | 1 | 0 | N/A |

Notes: 1. Performing successive read operations from any address will cause $\mathrm{DQ}_{6}$ to toggle.
2. Reading the byte address being programmed while in the erase-suspend program mode will indicate logic "1" at the DQ2 bit. However, successive reads from the erase-suspended sector will cause $\mathrm{DQ}_{2}$ to toggle.
3. $\mathrm{DQ}_{0}$ and $\mathrm{DQ}_{1}$ are reserve pins for future use. $\mathrm{DQ}_{4}$ is Fujitsu internal use only.
4. $\mathrm{DQ}_{8}$ to $\mathrm{DQ}_{15}$ are "DON'T CARES" because there is for $\times 16$ mode.

## MBM29F200TC-55-70-90/MBM29F200BC-55/-70-90

## DQ7

## $\overline{\text { Data Polling }}$

The MBM29F200TC/BC device feature Data Polling as a method to indicate to the host that the Embedded Algorithms are in progress or completed. During the Embedded Program Algorithm an attempt to read the device will produce the complement of the data last written to DQ7. Upon completion of the Embedded Program Algorithm, an attempt to read the device will produce the true data last written to DQ7. During the Embedded Erase Algorithm, an attempt to read the device will produce a "0" at the DQ7 output. Upon completion of the Embedded Erase Algorithm an attempt to read the device will produce a " 1 " at the DQ7 output. The flowchart for Data Polling (DQ7) is shown in Figure 21.

For Programing, the Data Polling is valid after the rising edge of fourth write pulse in the four write pulse sequence.
For chip erase and sector erase, the Data Polling is valid after the rising edge of the sixth write pulse in the six write pulse sequence. Data Polling must be performed at sector address within any of the sectors being erased and not a protected sector. Otherwise, the status may not be valid. Once the Embedded Algorithm operation is close to being completed, the MBM29F200TC/BC data pins (DQ7) may change asynchronously while the output enable (OE) is asserted low. This means that the device is driving status information on DQ7 at one instant of time and then that byte's valid data at the next instant of time. Depending on when the system samples the DQ7 output, it may read the status or valid data. Even if the device has completed the Embedded Algorithm operation and $D Q_{7}$ has a valid data, the data outputs on $D Q_{0}$ to $D Q_{6}$ may be still invalid. The valid data on $D Q_{0}$ to $D Q_{7}$ will be read on the successive read attempts.

The Data Polling feature is only active during the Embedded Programming Algorithm, Embedded Erase Algorithm or sector erase time-out (See Table 8).

See Figure 9 for the Data Polling timing specifications and diagrams.
DQ6

## Toggle Bit I

The MBM29F200TC/BC also feature the "Toggle Bit l" as a method to indicate to the host system that the Embedded Algorithms are in progress or completed.

During an Embedded Program or Erase Algorithm cycle, successive attempts to read ( $\overline{\mathrm{OE}}$ toggling) data from the device will result in DQ6 toggling between one and zero. Once the Embedded Program or Erase Algorithm cycle is completed, DQ6 will stop toggling and valid data will be read on the next successive attempts. During programming, the Toggle Bit l is valid after the rising edge of the fourth write pulse in the four write pulse sequence. For chip erase and sector erase, the Toggle Bit I is valid after the rising edge of the sixth write pulse in the six write pulse sequence. The Toggle Bit I is active during the sector time out.

In programming, if the sector being written to is protected, the toggle bit I will toggle for about $2 \mu \mathrm{~s}$ and then stop toggling without the data having changed. In erase, the device will erase all the selected sectors except for the ones that are protected. If all selected sectors are protected, the chip will toggle the toggle bit for about $100 \mu \mathrm{~s}$ and then drop back into read mode, having changed none of the data.

Either $\overline{\mathrm{CE}}$ or $\overline{\mathrm{OE}}$ toggling will cause the $\mathrm{DQ}_{6}$ to toggle. In addition, an Erase Suspend/Resume command will cause DQ6 to toggle.

See Figure 10 for the Toggle Bit I timing specifications and diagrams.
DQ5

## Exceeded Timing Limits

DQ $_{5}$ will indicate if the program or erase time has exceeded the specified limits (internal pulse count). Under these conditions DQ5 will produce a " 1 ". This is a failure condition which indicates that the program or erase cycle was not successfully completed. $\overline{\text { Data }}$ Polling is the only operating function of the devices under this

## MBM29F200TC-55/-70/-90/MBM29F200BC-55/-70/-90

condition. The $\overline{\mathrm{CE}}$ circuit will partially power down the device under these conditions (to approximately 2 mA ). The OE and WE pins will control the output disable functions as described in Tables 2 and 3.
The DQs failure condition may also appear if a user tries to program a non blank location without erasing. In this case the device locks out and never complete the Embedded Algorithm operation. Hence, the system never reads a valid data on $\mathrm{DQ}_{7}$ bit and $\mathrm{DQ}_{6}$ never stops toggling. Once the device has exceeded timing limits, the DQ5 bit will indicate a "1." Please note that this is not a device failure condition since the device was incorrectly used.
$D_{3}$

## Sector Erase Timer

After the completion of the initial sector erase command sequence the sector erase time-out will begin. $\mathrm{DQ}_{3}$ will remain low until the time-out is complete. Data Polling and Toggle Bit are valid after the initial sector erase command sequence.
If Data Polling or the Toggle Bit I indicates the device has been written with a valid erase command, DQ3 may be used to determine if the sector erase timer window is still open. If $\mathrm{DQ}_{3}$ is high ("1") the internally controlled erase cycle has begun; attempts to write subsequent commands to the device will be ignored until the erase operation is completed as indicated by Data Polling or Toggle Bit I. If $\mathrm{DQ}_{3}$ is low ("0"), the device will accept additional sector erase commands. To insure the command has been accepted, the system software should check the status of $\mathrm{DQ}_{3}$ prior to and following each subsequent sector erase command. If $\mathrm{DQ}_{3}$ were high on the second status check, the command may not have been accepted.

Refer to Table 8: Hardware Sequence Flags.

## $D_{2}$

## Toggle Bit II

This toggle bit II, along with $\mathrm{DQ}_{6}$, can be used to determine whether the device is in the Embedded Erase Algorithm or in Erase Suspend.

Successive reads from the erasing sector will cause $\mathrm{DQ}_{2}$ to toggle during the Embedded Erase Algorithm. If the device is in the erase-suspended-read mode, successive reads from the erase-suspended sector will cause DQ2 to toggle. When the device is in the erase-suspended-program mode, successive reads from the byte address of the non-erase suspended sector will indicate a logic "1" at the DQ ${ }_{2}$ bit.
$\mathrm{DQ}_{6}$ is different from $\mathrm{DQ}_{2}$ in that $\mathrm{DQ}_{6}$ toggles only when the standard program or Erase, or Erase Suspend Program operation is in progress. The behavior of these two status bits, along with that of DQ7, is summarized as follows:

| Mode | $\mathbf{D Q}_{7}$ | $\mathbf{D Q}_{6}$ | $\mathbf{D Q}_{\mathbf{2}}$ |
| :--- | :---: | :---: | :---: |
| Program | $\overline{\mathrm{DQ}}_{7}$ | toggles | 1 |
| Erase | 0 | toggles | toggles |
| Erase Suspend Read <br> (Erase-Suspended Sector) <br> (Note 1) | 1 | 1 | toggles |
| Erase Suspend Program | $\overline{\mathrm{DQ}}_{7}$ (Note 2) | toggles | 1 (Note 2) |

Notes: 1 . These status flags apply when outputs are read from a sector that has been erase-suspended.
2. These status flags apply when outputs are read from the byte address of the non-erase suspended sector. For example, $\mathrm{DQ}_{2}$ and $\mathrm{DQ}_{6}$ can be used together to determine the erase-suspend-read mode ( $\mathrm{DQ}_{2}$ toggles while DQ 6 does not). See also Table 8 and Figure 22.
Furthermore, $\mathrm{DQ}_{2}$ can also be used to determine which sector is being erased. When the device is in the erase mode, $\mathrm{DQ}_{2}$ toggles if this bit is read from the erasing sector.

## MBM29F200TC-55-70-90/MBM29F200BC-55/-70-90

## RY/ $\overline{\mathbf{B Y}}$

## Ready/Busy

The MBM29F200TC/BC provides a RY/ $\overline{B Y}$ open-drain output pin as a way to indicate to the host system that the Embedded ${ }^{\text {TM }}$ Algorithms are either in progress or completed. If the output is low, the device is busy with either a program or erase operation. If the output is high, the device is ready to accept any read/write or erase operation. When the RY/BY pin is low, the device will not accept any additional program or erase commands. If the MBM29F200TC/BC is placed in an Erase Suspend mode, the RY/ $\overline{B Y}$ output will be high. Also, since this is an open drain output, many RY/BY pins can be tied together in parallel with a pull up resistor to Vcc .

During programming, the $\mathrm{RY} / \overline{\mathrm{BY}}$ pin is driven low after the rising edge of the fourth write pulse. During an erase operation, the $\mathrm{RY} / \overline{\mathrm{BY}}$ pin is driven low after the rising edge of the sixth write pulse. The RY/ $\overline{\mathrm{BY}}$ pin will indicate a busy condition during the RESET pulse. Refer to Figure 11 and 12 for a detailed timing diagram.

Since this is an open-drain output, several RY/ $\overline{\mathrm{BY}}$ pins can be tied together in parallel with a pull-up resistor to Vcc .

## RESET

## Hardware Reset

The MBM29F200TC/BC device may be reset by driving the $\overline{\text { RESET }}$ pin to VIL. The $\overline{\text { RESET }}$ pin has a pulse requirement and has to be kept low ( $\mathrm{V}_{\mathrm{L}}$ ) for at least 500 ns in order to properly reset the internal state machine. Any operation in the process of being executed will be terminated and the internal state machine will be reset to the read mode $20 \mu \mathrm{~s}$ after the RESET pin is driven low. Furthermore, once the RESET pin goes high, the device requires time of try before it will allow read access. When the RESET pin is low, the device will be in the standby mode for the duration of the pulse and all the data output pins will be tri-stated. If a hardware reset occurs during a program or erase operation, the data at that particular location will be corrupted. Please note that the RY/BY output signal should be ignored during the RESET pulse. Refer to Figure 12 for the timing diagram. Refer to Temporary Sector Unprotection for additional functionality.
If hardware reset occurs during Embedded Erase Algorithm, there is a possibility that the erasing sector(s) cannot be used.

## Byte/Word Configuration

The BYTE pin selects the byte (8-bit) mode or word (16-bit) mode for the MBM29F200TC/BC device. When this pin is driven high, the device operates in the word (16-bit) mode. The data is read and programmed at DQo to DQ15. When this pin is driven low, the device operates in byte ( 8 -bit) mode. Under this mode, the DQ-15/A-1 pin becomes the lowest address bit and $\mathrm{DQ}_{8}$ to $\mathrm{DQ}_{14}$ bits are tri-stated. However, the command bus cycle is always an 8-bit operation and hence commands are written at $\mathrm{DQ}_{0}$ to $\mathrm{DQ}_{7}$ and the $\mathrm{DQ}_{8}$ to $\mathrm{DQ}_{15}$ bits are ignored. Refer to Figures 13, 14 and 15 for the timing diagram.

## Data Protection

The MBM29F200TC/BC are designed to offer protection against accidental erasure or programming caused by spurious system level signals that may exist during power transitions. During power up the device automatically resets the internal state machine in the read mode. Also, with its control register architecture, alteration of the memory contents only occurs after successful completion of specific multi-bus cycle command sequences.

The device also incorporate several features to prevent inadvertent write cycles resulting form Vcc power-up and power-down transitions or system noise.

## Low Vcc Write Inhibit

To avoid initiation of a write cycle during $\mathrm{V}_{\mathrm{cc}}$ power-up and power-down, a write cycle is locked out for V cc less than 3.2 V (typically 3.7 V ). If V cc $<\mathrm{V}_{\text {Lко, }}$, the command register is disabled and all internal program/erase circuits are disabled. Under this condition the device will reset to the read mode. Subsequent writes will be ignored until the $\mathrm{V}_{\mathrm{cc}}$ level is greater than $\mathrm{V}_{\text {Lкo. }}$. It is the users responsibility to ensure that the control pins are logically correct to prevent unintentional writes when $\mathrm{V}_{\mathrm{cc}}$ is above 3.2 V .

If Embedded Erase Algorithm is interrupted, there is possibility that the erasing sector(s) cannot be used.

## MBM29F200TC-55/-70/-90/MBM29F200BC-55/-70/-90

## Write Pulse "Glitch" Protection

Noise pulses of less than 5 ns (typical) on $\overline{\mathrm{OE}}, \overline{\mathrm{CE}}$, or $\overline{\mathrm{WE}}$ will not initiate a write cycle.

## Logical Inhibit

Writing is inhibited by holding any one of $\overline{\mathrm{OE}}=\mathrm{V}_{\mathrm{I}}, \overline{\mathrm{CE}}=\mathrm{V}_{\mathrm{I}}$, or $\overline{\mathrm{WE}}=\mathrm{V}_{\boldsymbol{H}}$. To initiate a write cycle $\overline{\mathrm{CE}}$ and $\overline{\mathrm{WE}}$ must be a logical zero while OE is a logical one.

## Power-Up Write Inhibit

Power-up of the device with $\overline{\mathrm{WE}}=\overline{\mathrm{CE}}=\mathrm{V}_{\mathrm{IL}}$ and $\overline{\mathrm{OE}}=\mathrm{V}_{\mathrm{H}}$ will not accept commands on the rising edge of $\overline{\mathrm{WE}}$. The internal state machine is automatically reset to the read mode on power-up.

## MBM29F200TC-55/70-90/MBM29F200BC-55/70-90

## ABSOLUTE MAXIMUM RATINGS

| St | C to $+125^{\circ} \mathrm{C}$ |
| :---: | :---: |
| Ambient Temperature with Power Applied | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Voltage with respect to Ground All pins except As, $\overline{\text { OE, RESET (Note 1) }}$ | -2.0 V to +7.0 V |
| Vcc (Note 1) | -2.0 V to +7.0 V |
| A9, $\overline{\mathrm{OE}}, \overline{\mathrm{RESET}}$ (Note 2) | -2.0 V to +13.5 V |

Notes: 1. Minimum DC voltage on input or I/O pins are -0.5 V . During voltage transitions, inputs may negative overshoot Vss to -2.0 V for periods of up to 20 ns . Maximum DC voltage on output and I/O pins are $\mathrm{Vcc}+0.5 \mathrm{~V}$. During voltage transitions, outputs may positive overshoot to $\mathrm{Vcc}+2.0 \mathrm{~V}$ for periods of up to 20 ns .
2. Minimum $D C$ input voltage on $A_{9}, \overline{\mathrm{OE}}, \overline{\mathrm{RESET}}$ pins are -0.5 V . During voltage transitions, $\mathrm{A}_{9}, \overline{\mathrm{OE}}, \overline{\mathrm{RESET}}$ pins may negative overshoot V ss to -2.0 V for periods of up to 20 ns . Maximum DC input voltage on A 9 , $\overline{O E}, \overline{R E S E T}$ pins are +13.0 V which may positive overshoot to 13.5 V for periods of up to 20 ns . Voltage difference between input voltage and power supply. ( $\mathrm{Vin}^{\mathrm{V}} \mathrm{Vcc}$ ) do not exceed 9 V .

WARNING: Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, etc.) in excess of absolute maximum ratings. Do not exceed these ratings.

## RECOMMENDED OPERATING RANGES

Commercial Devices
Ambient Temperatue $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Vcc Supply Voltages
MBM29F200TC/BC-55...........................................................................4.75 V to +5.25 V
MBM29F200TC/BC-70/-90 +4.50 V to +5.50 V

Operating ranges define those limits between which the functionality of the devices are guaranteed.
WARNING: The recommended operating conditions are required in order to ensure the normal operating ranges for the semiconductor device. All of the device's electrical characteristics are warranted whent the device is operated within these ranges.
Always use semiconductor devices within their recommended operating condition ranges. Operation outside these ranges may adversely affect reliability and could result in device failure.
No warranty is made with respect to uses, operating conditions, or combinations not represented on the data sheet. Users considering application outside the listed conditions are advised to contact their FUJITSU representatives beforehand.

## MBM29F200TC-55/-70/-90/MBM29F200BC-55/-70/-90

## MAXIMUM OVERSHOOT



Figure 1 Maximum Negative Overshoot Waveform


Figure 2 Maximum Positive Overshoot Waveform


Note: This waveform is applied for $\mathrm{A}_{9}, \overline{\mathrm{OE}}$, and $\overline{\text { RESET. }}$

Figure 3 Maximum Positive Overshoot Waveform

## MBM29F200TC-55/70-90/MBM29F200BC-55/-70-90

DC CHARACTERISTICS


Notes: 1. The Icc current listed includes both the DC operating current and the frequency dependent component (at 6 MHz ). The frequency component typically is $2 \mathrm{~mA} / \mathrm{MHz}$, with $\overline{\mathrm{OE}}$ at $\mathrm{V}_{\mathrm{I}}$.
2. Icc active while Embedded Algorithm (program or erase) is in progress.
3. Applicable to sector protection function.
4. $\left(\mathrm{V}_{\mathrm{ID}}-\mathrm{V}_{\mathrm{CC}}\right)$ do not exceed 9 V .

## AC CHARACTERISTICS

- Read Only Operations Characteristics

| Parameter Symbols |  | Description | Test Setup |  | $\begin{aligned} & -55 \\ & \text { (Note1) } \end{aligned}$ | $\begin{gathered} -70 \\ \text { (Note2) } \end{gathered}$ | $\begin{gathered} -90 \\ \text { (Note2) } \end{gathered}$ | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| JEDEC | Standard |  |  |  |  |  |  |  |
| tavav | $t_{\text {RC }}$ | Read Cycle Time | - | Min. | 55 | 70 | 90 | ns |
| tavav | $t_{\text {Acc }}$ | Address to Output Delay | $\begin{aligned} & \overline{\mathrm{CE}}=\mathrm{V}_{\mathrm{IL}} \\ & \overline{\mathrm{OE}}=\mathrm{V}_{\mathrm{IL}} \end{aligned}$ | Max. | 55 | 70 | 90 | ns |
| telov | tce | Chip Enable to Output Delay | $\overline{\mathrm{OE}}=\mathrm{V}_{\mathrm{IL}}$ | Max. | 55 | 70 | 90 | ns |
| tglav | toe | Output Enable to Output Delay | - | Max. | 30 | 30 | 35 | ns |
| tehqz | tDF | Chip Enable to Output High-Z | - | Max. | 15 | 20 | 20 | ns |
| tghqz | tDF | Output Enable to Output High-Z | - | Max. | 15 | 20 | 20 | ns |
| taxax | toн | Output Hold Time From Addresses, $\overline{\mathrm{CE}}$ or $\overline{\mathrm{OE}}$, Whichever Occurs First | - | Min. | 0 | 0 | 0 | ns |
| - | tready | RESET Pin Low to Read Mode | - | Max. | 20 | 20 | 20 | $\mu \mathrm{s}$ |
| - | telfl <br> telfh | $\overline{\mathrm{CE}}$ or $\overline{\mathrm{BYTE}}$ Switching Low or High | - | Max. | 5 | 5 | 5 | ns |

Note: 1. Test Conditions:
Output Load: 1 TTL gate and 30 pF
Input rise and fall times: 5 ns Input pulse levels: 0.0 V to 3.0 V
Timing measurement reference level
Input: 1.5 V
Output: 1.5 V

Note: 2. Test Conditions:
Output Load: 1 TTL gate and 100 pF Input rise and fall times: 5 ns Input pulse levels: 0.45 V to 2.4 V Timing measurement reference level Input: 0.8 V and 2.0 V
Output: 0.8 V and 2.0 V


Notes: 1. $\mathrm{CL}_{\mathrm{L}}=30 \mathrm{pF}$ including jig capacitance
2. $\mathrm{CL}_{\mathrm{L}}=100 \mathrm{pF}$ including jig capacitance

Figure 4 Test Conditions

## MBM29F200TC-55-70-90/MBM29F200BC.-55/-70-90

## - Write/Erase/Program Operations

| Parameter Symbols |  | Description |  |  | MBM29F200TC/BC |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| JEDEC | Standard |  |  |  | -55 | -70 | -90 |  |
| tavav | twc | Write Cycle Time |  | Min. | 55 | 70 | 90 | ns |
| tavwL | tAs | Address Setup Time |  | Min. | 0 | 0 | 0 | ns |
| twlax | $\mathrm{taH}^{\text {}}$ | Address Hold Time |  | Min. | 40 | 45 | 45 | ns |
| tovwh | tos | Data Setup Time |  | Min. | 25 | 30 | 45 | ns |
| twhox | toh | Data Hold Time |  | Min. | 0 | 0 | 0 | ns |
| - | toes | Output Enable Setup Time |  | Min. | 0 | 0 | 0 | ns |
| - | tоен | Output <br> Enable Hold <br> Time | Read | Min. | 0 | 0 | 0 | ns |
|  |  |  | Toggle and Data Polling | Min. | 10 | 10 | 10 | ns |
| tghwi | tghwL | Read Recover Time Before Write |  | Min. | 0 | 0 | 0 | ns |
| tghel | tGHEL | Read Recover Time Before Write |  | Min. | 0 | 0 | 0 | ns |
| telw | tcs | $\overline{\text { CE Setup Time }}$ |  | Min. | 0 | 0 | 0 | ns |
| twlel | tws | $\overline{\text { WE Setup Time }}$ |  | Min. | 0 | 0 | 0 | ns |
| twher | tch | $\overline{\text { CE Hold Time }}$ |  | Min. | 0 | 0 | 0 | ns |
| tehwh | twh | $\overline{\text { WE Hold Time }}$ |  | Min. | 0 | 0 | 0 | ns |
| twLwh | twp | Write Pulse Width |  | Min. | 30 | 35 | 45 | ns |
| telee | tcp | $\overline{\text { CE Pulse Width }}$ |  | Min. | 30 | 35 | 45 | ns |
| twhwL | twph | Write Pulse Width High |  | Min. | 20 | 20 | 20 | ns |
| tehel | tcP\% | $\overline{\text { CE Pulse Width High }}$ |  | Min. | 20 | 20 | 20 | ns |
| twHWH1 | twHWH1 | Byte Programming Operation |  | Typ. | 8 | 8 | 8 | $\mu \mathrm{s}$ |
| twhwHz | twhwhz | Sector Erase Operation (Note 1) |  | Typ. | 1 | 1 | 1 | sec |
|  |  |  |  | Max. | 8 | 8 | 8 | sec |
| - | tvcs | Vcc Setup Time |  | Min. | 50 | 50 | 50 | $\mu \mathrm{s}$ |
| - | tvider | RiseTime to VID |  | Min. | 500 | 500 | 500 | ns |
| - | tvLht | Voltage Transition Time (Note 2) |  | Min. | 4 | 4 | 4 | $\mu \mathrm{s}$ |
| - | twpp | Write Pulse Width (Note 2) |  | Min. | 100 | 100 | 100 | $\mu \mathrm{s}$ |
| - | toesp | $\overline{\text { OE Setup Time to } \overline{\mathrm{WE}} \text { Active (Note 2) }}$ |  | Min. | 4 | 4 | 4 | $\mu \mathrm{s}$ |
| - | tcsp | $\overline{\text { CE Setup Time to } \overline{\mathrm{WE}} \text { Active (Note 2) }}$ |  | Min. | 4 | 4 | 4 | $\mu \mathrm{s}$ |
| - | $t_{\text {RB }}$ | Recover Time from RY/ $\overline{\mathrm{BY}}$ |  | Min. | 0 | 0 | 0 | ns |

(Continued)

## MBM29F200TC-55/-70/-90/MBM29F200BC-55/-70/-90

(Continued)

| Parameter Symbols |  | Description |  | MBM29F200TC/BC |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| JEDEC | Standard |  |  | -55 | -70 | -90 |  |
| - | trp | RESET Pulse Width | Min. | 500 | 500 | 500 | ns |
| - | tre | RESET Hold Time Before Read | Min. | 50 | 50 | 50 | ns |
| - | tfloz | $\overline{\text { BYTE Switching Low to Output High-Z }}$ | Max. | 30 | 20 | 30 | ns |
| - | tFhav | $\overline{\text { BYTE Switching High to Output Active }}$ | Min. | 30 | 20 | 30 | ns |
| - | tbusy | Program/Erase Valid to RY/ $\overline{B Y}$ Delay | Max. | 55 | 70 | 90 | ns |
| - | teoe | Delay Time from Embedded Output Enable | Max. | 30 | 30 | 35 | ns |

Notes: 1. This does not include the preprogramming time.
2. These timing is for Sector Protection operation.

## MBM29F200TC-55/-70-90/MBM29F200BC-55/70/-90

## SWITCHING WAVEFORMS

- Key to Switching Waveforms

|  | INPUTS <br> Must Be <br> Steady | OUTPUTS <br> Will Be <br> Steady |
| :--- | :--- | :--- |
|  | May <br> Change <br> from H to L | Will Be <br> Changing <br> from H to L |
| May |  |  |
| Change |  |  |
| from L to H |  |  |$\quad$| Will Be |
| :--- |
| Changing |
| from L to H |
| "H" or "L" |
| Any Change |
| Permitted |$\quad$| Changing |
| :--- |
| State |
| Unknown |



Figure 5.1 AC Waveforms for Read Operations

## MBM29F200TC-55/-70/-90/MBM29F200BC-55/-70/-90



Figure 5.2 AC Waveforms for Hardware Reset/Read Operations

## MBM29F200TC-55/-70-90/MBM29F200BC.-55/70-90



Notes: 1. PA is address of the memory location to be programmed
2. PD is data to be programmed at byte address.
3. $\overline{\mathrm{DQ}}_{7}$ is the output of the complement of the data written to the device.
4. Dout is the output of the data written to the device.
5. Figure indicates last two bus cycles out of four bus cycle sequence.
6. These waveforms are for the $\times 16$ mode.

Figure 6 Alternate $\overline{\text { WE }}$ Controlled Program Operation Timings

## MBM29F200TC-55/-70-90/MBM29F200BC.-55/-70-90



Notes: 1. PA is address of the memory location to be programmed.
2. PD is data to be programmed at byte address.
3. $\overline{\mathrm{DQ}}_{7}$ is the output of the complement of the data written to the device.
4. Dout is the output of the data written to the device.
5. Figure indicates last two bus cycles out of four bus cycle sequence.
6. These waveforms are for the $\times 16$ mode.

Figure 7 Alternate $\overline{\mathbf{C E}}$ Controlled Program Operation Timings

## MBM29F200TC-55/-70-90/MBM29F200BC.-55-70-90



Notes: 1. SA is the sector address for Sector Erase. Addresses $=555 \mathrm{H}$ (Word), AAAH (Byte) for Chip Erase.
2. These waveforms are for the $\times 16$ mode. The addresses differ from $\times 8$ mode.

Figure 8 AC Waveforms Chip/Sector Erase Operations

## MBM29F200TC-55/-70-90/MBM29F200BC-55/70-90


*DQ7 = Valid Data (The device has completed the Embedded operation).

Figure 9 AC Waveforms for $\overline{\text { Data Polling during Embedded Algorithm Operations }}$

*DQ6 stops toggling (The device has completed the Embedded operation).
Figure 10 AC Waveforms for Toggle Bit I during Embedded Algorithm Operations

## MBM29F200TC-55/70-90/MBM29F200BC-55/70-90



Figure 12 RESET/RY/BY Timing Diagram


Figure 12 Timing Diagram for Word Mode Configuration

## MBM29F200TC-55/-70-90/MBM29F200BC-55/70-90



Figure 13 Timing Diagram for Byte Mode Configuration


Figure 14 BYTE Timing Diagram for Write Operations

## MBM29F200TC-55/-70-90/MBM29F200BC-55/70/-90



Figure 15 AC Waveforms for Sector Protection Timing Diagram

## MBM29F200TC-55/-70-90/MBM29F200BC.-55/70-90



## MBM29F200TC-55/-70-9/-MBM29F200BC-55-70-90

## EMBEDDED ALGORITHMS



Program Command Sequence* (Address/Command):

*: The sequence is applied for $\times 16$ mode. The addresses differ from $\times 8$ mode.

Figure 17 Embedded Programming Algorithm

## MBM29F200TC-55/-70/-90/MBM29F200BC-55/-70/-90

## EMBEDDED ALGORITHMS


*: The sequence is applied for $\times 16$ mode. The addresses differ from $\times 8$ mode.


Figure 18 Embedded Erase Algorithm

## MBM29F200TC-55/-70/-90/MBM29F200BC-55/-70/-90



Note: $\mathrm{DQ}_{7}$ is rechecked even if $\mathrm{DQ}_{5}=$ " 1 " because $\mathrm{DQ}_{7}$ may change simultaneously with $\mathrm{DQ}_{5}$.
Figure 19 Data Polling Algorithm

## MBM29F200TC-55/-70/-90/MBM29F200BC-55/-70/-90



Note: $\mathrm{DQ}_{6}$ is rechecked even if $\mathrm{DQ}_{5}=$ " 1 " because $\mathrm{DQ}_{6}$ may stop toggling at the same time as DQ5 changing to " 1 ".

Figure 20 Toggle Bit Algorithm

## MBM29F200TC-55/70-90/MBM29F200BC-55/70-90


*: A-1 is VIL on byte mode.
Figure 21 Sector Protection Algorithm

## MBM29F200TC-55/-70-90/MBM29F200BC-55/70-90



Notes: 1. All protected sectors unprotected.
2. All previously protected sectors are protected once again.

Figure 22 Temporary Sector Unprotection Algorithm

## MBM29F200TC.-55/70-90/MBM29F200BC.-55/-70-90

ERASE AND PROGRAMMING PERFORMANCE

| Parameter | Limits |  |  | Unit | Comment |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Typ. | Max. |  |  |
| Sector Erase Time | - | 1 | 8 | sec | Excludes 00 H programming prior to erasure |
| Word Programming Time | - | 16 | 200 | $\mu \mathrm{s}$ | Excludes system-level |
| Byte Programming Time | - | 8 | 150 | $\mu \mathrm{s}$ | overhead |
| Chip Programming Time | - | 2.1 | 5.0 | sec | Excludes system-level overhead |
| Erase/Program Cycle | 100,000 | - | - | Cycles |  |

## TSOP (I) PIN CAPACITANCE

| Parameter <br> Symbol | Parameter Description | Test Setup | Typ. | Max. | Unit |
| :--- | :--- | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{N}}=0$ | 8 | 9 | pF |
| $\mathrm{C}_{\mathrm{O} T}$ | Output Capacitance | $\mathrm{V}_{\mathrm{O}}=0$ | 8 | 10 | pF |
| $\mathrm{C}_{\mathbb{N} 2}$ | Control Pin Capacitance | $\mathrm{V}_{\mathbb{N}=0}$ | 8.5 | 11.5 | pF |

Note: Test conditions $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}$

## ■ SOP PIN CAPACITANCE

| Parameter <br> Symbol | Parameter Description | Test Setup | Typ. | Max. | Unit |
| :--- | :--- | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{N}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{N}}=0$ | 7.5 | 9 | pF |
| Cout | Output Capacitance | $\mathrm{V}_{\text {out }}=0$ | 8 | 10 | pF |
| $\mathrm{C}_{\mathbb{N} 2}$ | Control Pin Capacitance | $\mathrm{V}_{\mathbb{N}=}=0$ | 8.5 | 11 | pF |

Note: Test conditions $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}$

## MBM29F200TC-55/-70/-90/MBM29F200BC-55/-70/-90

## PACKAGE DIMENSIONS

48-pin plastic TSOP (I) (FPT-48P-M19)

LEAD No.

© 1996 FUJITSU LIMITED F48029S-2C-2
Dimensions in mm (inches)

## MBM29F200TC-55/-70/-90/MBM29F200BC-55/-70/-90

(Continued)


## MBM29F200TC-55/-70/-90/MBM29F200BC-55/-70/-90

(Continued)

```
44-pin plastic SOP
    (FPT-44P-M16)
```



## FUJITSU LIMITED

All Rights Reserved.
The contents of this document are subject to change without notice. Customers are advised to consult with FUJITSU sales representatives before ordering.

The information and circuit diagrams in this document are presented as examples of semiconductor device applications, and are not intended to be incorporated in devices for actual use. Also, FUJITSU is unable to assume responsibility for infringement of any patent rights or other rights of third parties arising from the use of this information or circuit diagrams.

The products described in this document are designed, developed and manufactured as contemplated for general use, including without limitation, ordinary industrial use, general office use, personal use, and household use, but are not designed, developed and manufactured as contemplated (1) for use accompanying fatal risks or dangers that, unless extremely high safety is secured, could have a serious effect to the public, and could lead directly to death, personal injury, severe physical damage or other loss (i.e., nuclear reaction control in nuclear facility, aircraft flight control, air traffic control, mass transport control, medical life support system, missile launch control in weapon system), or (2) for use requiring extremely high reliability (i.e., submersible repeater and artificial satellite).
Please note that Fujitsu will not be liable against you and/or any third party for any claims or damages arising in connection with above-mentioned uses of the products.

Any semiconductor devices have an inherent chance of failure. You must protect against injury, damage or loss from such failures by incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of over-current levels and other abnormal operating conditions.

If any products described in this document represent goods or technologies subject to certain restrictions on export under the Foreign Exchange and Foreign Trade Law of Japan, the prior authorization by Japanese government will be required for export of those products from Japan.

